

#### **General Description**

The MAX14569 is a dedicated dual-pair unidirectional logic-level translator that is ideal for industrial and metering applications. Voltages VCC and VL set the logic levels on either side of the device. Logic-high signals present on the VL side of the device appear as highvoltage logic signals on the VCC side of the device and vice versa.

The device has two pairs of logic-level translators in back-to-back configuration: one logic-level translator from a low voltage to a high voltage and the other logiclevel translator from a high voltage to a low voltage. The device also features a high-efficiency charge pump to boost the battery input, VBAT, to VCC (5V).

The device features an extreme power-saving mode that reduces supply current to a typical 0.01µA. The device also features thermal short-circuit protection for enhanced protection in applications that route signals externally.

In addition, the device features enhanced high electrostatic discharge (ESD) Human Body Model (HBM) protection on OUTAVCC, INBVCC, OUTCVCC, and INDVCC ports up to ±25kV. The MAX14569 is available in a 16-pin QSOP package, and is specified over the -40°C to +85°C extended temperature range.

#### **Features**

- ◆ Ultra-Low Shutdown Supply Current, 0.01µA (typ)
- ◆ Ultra-Low V<sub>L</sub> Supply Current, 1µA (max)
- ♦ Operates Down to 1.6V on VL
- ♦ Continuous Current Drive Capability > 10mA
- ◆ Extended ESD Protection on Vcc Input and **Output Lines** 
  - ±25kV Human Body Model ±15kV IEC 61000-4-2 Air-Gap Discharge ±12kV IEC 61000-4-2 Contact Discharge
- ♦ 16-Pin QSOP Package
- → -40°C to +85°C Extended Operating Temperature Range

#### **Applications**

Automatic Meter Reader Remote Communications System Industrial Networking

### **Ordering Information**

| PART          | TEMP RANGE     | PIN-PACKAGE |
|---------------|----------------|-------------|
| MAX14569EEE+T | -40°C to +85°C | 16 QSOP     |

+Denotes a lead(Pb)-free/RoHS-compliant package. T = Tape and reel.

## **Typical Operating Circuit**



MIXIM

Maxim Integrated Products 1

### **ABSOLUTE MAXIMUM RATINGS**

| (All voltages referenced to GND.) |                         |
|-----------------------------------|-------------------------|
| VBAT, VL                          | 0.3V to +6V             |
| VCC (no shutdown condition)       | (VBAT - 0.3V) to +6V    |
| VCC (shutdown condition)          | 0.3V to +6V             |
| CP1                               | 0.3V to $(VBAT + 0.3V)$ |
| CP2                               | 0.3V to +6V             |
| ENAB, ENCD                        | 0.3V to +6V             |
| INAVL, INCVL                      | 0.3V to +6V             |
| OUTBVL, OUTDVL                    | 0.3V to $(V_L + 0.3V)$  |
| INBVCC, INDVCC                    | 0.3V to (VCC + 0.3V)    |
| OUTAVCC, OUTCVCC                  | 0.3V to (VCC + 0.3V)    |
| Short-Circuit Current OUTAVCC,    |                         |
| OUTCVCC, OUTBVL, OUTDVL to        | GNDContinuous           |

| Short-Circuit Duration OUTAVCC, OUTCVCC,     |                 |
|----------------------------------------------|-----------------|
| OUTBVL, OUTDVL to GND                        | Continuous      |
| Continuous Power Dissipation (TA = +70°C)    |                 |
| QSOP (derate 9.6mW/°C above +70°C)           |                 |
| Junction-to-Ambient Thermal Resistance (Note | 1)              |
| θJA                                          | 103.7°C/W       |
| Junction-to-Case Thermal Resistance (Note 1) |                 |
| θJC                                          | 37°C/W          |
| Operating Temperature Range                  | 40°C to +85°C   |
| Storage Temperature Range                    | -65°C to +150°C |
| Junction Temperature                         | +150°C          |
| Lead Temperature (soldering, 10s)            | +300°C          |
| Soldering Temperature (reflow)               | +260°C          |
|                                              |                 |

**Note 1:** Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to **www.maxim-ic.com/thermal-tutorial**.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **ELECTRICAL CHARACTERISTICS**

(VBAT = 2.3V to 5.5V,  $V_L$  = 1.6V to 5.5V,  $C_{VBAT}$  = 1 $\mu$ F,  $C_{VCC}$  = 2.2 $\mu$ F,  $C_{VL}$  = 0.1 $\mu$ F,  $T_A$  = -40°C to +85°C, unless otherwise noted. Typical values are at  $V_{BAT}$  = 3.6V,  $V_L$  = 3.0V, and  $T_A$  = +25°C.) (Notes 2, 3, 4)

| PARAMETER                                                                 | SYMBOL                       | CONDITIONS                                                            | MIN | TYP  | MAX | UNITS |
|---------------------------------------------------------------------------|------------------------------|-----------------------------------------------------------------------|-----|------|-----|-------|
| POWER SUPPLIES                                                            |                              |                                                                       |     |      |     |       |
| VBAT Supply Range                                                         | VBAT                         |                                                                       | 2.3 |      | 5.5 | V     |
| V <sub>L</sub> Supply Range                                               | VL                           |                                                                       | 1.6 |      | 5.5 | V     |
| Supply Current from V <sub>L</sub>                                        | I <sub>QVL</sub>             | INBVCC = INDVCC = V <sub>CC</sub> ,<br>INAVL = INCVL = V <sub>L</sub> |     |      | 1   | μΑ    |
| V <sub>BAT</sub> Shutdown Supply<br>Current                               | ISHDN-VBAT                   | VINAVL = VINCVL = 0V,<br>VENAB = VENCD = 0V                           |     | 0.01 | 0.5 | μΑ    |
| V <sub>L</sub> Shutdown Supply<br>Current                                 | ISHDN-VL                     | VENAB = VENCD = 0V                                                    |     | 0.01 | 0.5 | μΑ    |
| VBAT Change in Supply<br>Current with ENAB and<br>ENCD at V <sub>IL</sub> | ΔΙγβΑΤ                       | VENAB = VENCD = VIL<br>(Notes 2, 4, 5)                                |     |      | 1   | μΑ    |
| OUTAVCC Shutdown<br>Mode Leakage Current                                  | IOUTAVCC_LEAK                | VENAB = 0V, VENCD = VIH,<br>VOUTAVCC = 5V                             |     | 0.01 | 1   | μΑ    |
| OUTCVCC Shutdown<br>Mode Leakage Current                                  | IOUTCVCC_LEAK                | VENAB = VIH, VENCD = 0V,<br>VOUTCVCC = 5V                             |     | 0.01 | 1   | μΑ    |
| OUTBVL, OUTDVL<br>Shutdown Mode<br>Leakage Current                        | IOUTBVL_LEAK<br>IOUTDVL_LEAK | VENAB = VENCD = 0V,<br>VOUTBVL = VOUTDVL = 0V                         |     | 0.01 | 1   | μΑ    |
| INBVCC Shutdown Mode<br>Leakage Current                                   | INBVCC_LEAK                  | VENAB = 0V, VENCD = VIH,<br>VINBVCC = 5V                              |     | 0.01 | 1   | μΑ    |
| INDVCC Shutdown Mode<br>Leakage Current                                   | INDVCC_LEAK                  | VENAB = VIH, VENCD = 0V,<br>VINDVCC = 5V                              |     | 0.01 | 1   | μΑ    |

### **ELECTRICAL CHARACTERISTICS (continued)**

(VBAT = 2.3V to 5.5V,  $V_L$  = 1.6V to 5.5V,  $C_{VBAT}$  = 1 $\mu$ F,  $C_{VCC}$  = 2.2 $\mu$ F,  $C_{VL}$  = 0.1 $\mu$ F,  $T_A$  = -40°C to +85°C, unless otherwise noted. Typical values are at  $V_{BAT}$  = 3.6V,  $V_L$  = 3.0V, and  $T_A$  = +25°C.) (Notes 2, 3, 4)

| PARAMETER                                           | SYMBOL                   | CONDITIONS                                                                                                    | MIN                  | TYP  | MAX       | UNITS |
|-----------------------------------------------------|--------------------------|---------------------------------------------------------------------------------------------------------------|----------------------|------|-----------|-------|
| INAVL, INCVL Leakage<br>Current                     | INAVL_LEAK INCVL_LEAK    | VINAVL = VINCVL = VL                                                                                          |                      | 0.01 | 1         | μΑ    |
| ENAB, ENCD Input<br>Leakage Current                 | IENAB_LEAK<br>IENCD_LEAK | VENAB = VENCD = 5V                                                                                            |                      | 0.01 | 1         | μΑ    |
| OUTAVCC, OUTCVCC<br>Short-Circuit Output<br>Current | ISH                      | VOUTAVCC = 0V or<br>VOUTCVCC = 0V,<br>VBAT ≥ 2.7V                                                             | 100                  | 250  |           | mA    |
| LOGIC LEVELS                                        |                          |                                                                                                               |                      |      |           |       |
| INAVL, INCVL Input-<br>Voltage High                 | VIHL                     |                                                                                                               | 0.7 x VL             |      |           | V     |
| INAVL, INCVL Input-<br>Voltage Low                  | VILL                     |                                                                                                               |                      |      | 0.3 x VL  | V     |
| INBVCC, INDVCC Input-<br>Voltage High               | VIHC                     |                                                                                                               | 0.7 x Vcc            |      |           | V     |
| INBVCC, INDVCC Input-<br>Voltage Low                | VILC                     |                                                                                                               |                      |      | 0.3 x VCC | V     |
| ENAB, ENCD Input-<br>Voltage High                   | VIH                      |                                                                                                               | 1.2                  |      |           | V     |
| ENAB, ENCD Input-<br>Voltage Low                    | VIL                      |                                                                                                               |                      |      | 0.4       | V     |
| ENAB, ENCD Input-<br>Voltage Hysteresis             | VHYS                     |                                                                                                               |                      | 120  |           | mV    |
| OUTBVL, OUTDVL                                      | Vohl                     | OUTBVL or OUTDVL source<br>current = 100µA, INBVCC or<br>INDVCC > VIHC                                        | V <sub>L</sub> - 0.1 |      |           | V     |
| Output-Voltage High                                 | VOHL                     | OUTBVL or OUTDVL source<br>current = 4mA, INBVCC or<br>INDVCC > VIHC                                          | V <sub>L</sub> - 0.4 |      |           | V     |
| OUTBVL, OUTDVL                                      | Mar.                     | OUTBVL or OUTDVL sink<br>current = 100µA, INBVCC or<br>INDVCC < VILC                                          |                      |      | 0.1       | \     |
| Output-Voltage Low                                  | Voll                     | OUTBVL or OUTDVL sink<br>current = 4mA,<br>INBVCC or INDVCC < VILC                                            |                      |      | 0.4       | V     |
| OUTAVCC, OUTCVCC                                    | Veva                     | OUTAVCC or OUTCVCC source current = 100µA, INAVL or INCVL > V <sub>IHL</sub> , 2.7V ≤ V <sub>BAT</sub> ≤ 4.5V |                      | 4.6  |           | V     |
| Output-Voltage High                                 | Vohc                     | OUTAVCC or OUTCVCC<br>source current = 20mA,<br>INAVL or INCVL > VIHL,<br>2.7V ≤ VBAT ≤ 4.5V                  |                      | 4.3  |           | V     |

## **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{BAT} = 2.3V \text{ to } 5.5V, V_L = 1.6V \text{ to } 5.5V, C_{VBAT} = 1\mu\text{F}, C_{VCC} = 2.2\mu\text{F}, C_{VL} = 0.1\mu\text{F}, T_A = -40^{\circ}\text{C}$  to +85°C, unless otherwise noted. Typical values are at  $V_{BAT} = 3.6V, V_L = 3.0V, \text{ and } T_A = +25^{\circ}\text{C}.)$  (Notes 2, 3, 4)

| PARAMETER                                                    | SYMBOL           | CONDITIONS                                                                                              | MIN | TYP  | MAX | UNITS |
|--------------------------------------------------------------|------------------|---------------------------------------------------------------------------------------------------------|-----|------|-----|-------|
| OUTAVCC, OUTCVCC<br>Output-Voltage Low                       | Was a            | OUTAVCC or OUTCVCC sink current = $100\mu A$ , INAVL or INCVL $< V_{ILL}$ , $2.7V \le V_{BAT} \le 4.5V$ |     |      | 0.1 | V     |
|                                                              | Volc             | OUTAVCC or OUTCVCC<br>sink current = 20mA,<br>INAVL or INCVL < VILL,<br>2.7V ≤ V <sub>BAT</sub> ≤ 4.5V  |     |      | 0.4 | V     |
| TIMING CHARACTERIST                                          | ICS (Note 6)     |                                                                                                         |     |      |     |       |
| OUTAVCC, OUTCVCC<br>Rise Time                                | tRVCC            | Figure 1                                                                                                |     |      | 25  | ns    |
| OUTAVCC, OUTCVCC<br>Fall Time                                | tFVCC            | Figure 1                                                                                                |     |      | 25  | ns    |
| OUTBVL, OUTDVL Rise<br>Time                                  | t <sub>RVL</sub> | Figure 2                                                                                                |     |      | 25  | ns    |
| OUTBVL, OUTDVL Fall<br>Time                                  | t <sub>FVL</sub> | Figure 2                                                                                                |     |      | 25  | ns    |
| Propagation Delay<br>(Driving INAVL, INCVL)<br>Low-to-High   | tpvl-vcc-lh      | Figure 1                                                                                                |     |      | 30  | ns    |
| Propagation Delay<br>(Driving INAVL, INCVL)<br>High-to-Low   | tPVL-VCC-HL      | Figure 1                                                                                                |     |      | 30  | ns    |
| Propagation Delay<br>(Driving INBVCC,<br>INDVCC) Low-to-High | tPVCC-VL-LH      | Figure 2                                                                                                |     |      | 30  | ns    |
| Propagation Delay<br>(Driving INBVCC,<br>INDVCC) High-to-Low | tpvcc-vl-HL      | Figure 2                                                                                                |     |      | 30  | ns    |
| Maximum Data Rate                                            |                  |                                                                                                         | 12  |      |     | Mbps  |
| CHARGE PUMP                                                  |                  |                                                                                                         |     |      |     |       |
| Vcc Output Voltage                                           | Vcc              | ICC = 10mA, 2.7V ≤ VBAT ≤ 4.5V                                                                          | 4.7 | 5.0  | 5.3 | V     |
|                                                              |                  | $I_{CC} = 40$ mA, $3.0$ V $\leq$ V <sub>BAT</sub> $\leq$ 4.5V                                           | 4.7 | 5.0  | 5.3 |       |
| V <sub>CC</sub> Output Voltage<br>Ripple                     |                  | ICC = 40mA                                                                                              |     | 45   |     | mVp-p |
| VCC Line Regulation                                          |                  | I <sub>CC</sub> = 10mA,<br>2.7V ≤ V <sub>BAT</sub> ≤ 4.5V                                               | -1  |      | +1  | %     |
| V <sub>CC</sub> Load Regulation                              | ΔVCC             | 0 ≤ ICC ≤ 40mA, VBAT = 3.6V                                                                             |     | -1   |     | %     |
| Quiescent Current                                            | IQ               | ICC = 0mA, V <sub>BAT</sub> = 3.6V                                                                      |     |      | 200 | μΑ    |
| CP_ Leakage Current                                          | ICP_LEAK         | VBAT = 3.6V, VCC = 0V<br>VENAB = VENCD = 0V                                                             |     | 0.01 | 0.5 | μΑ    |

### **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{BAT} = 2.3V \text{ to } 5.5V, V_L = 1.6V \text{ to } 5.5V, C_{VBAT} = 1\mu\text{F}, C_{VCC} = 2.2\mu\text{F}, C_{VL} = 0.1\mu\text{F}, T_A = -40^{\circ}\text{C}$  to +85°C, unless otherwise noted. Typical values are at V<sub>BAT</sub> = 3.6V, V<sub>L</sub> = 3.0V, and T<sub>A</sub> = +25°C.) (Notes 2, 3, 4)

| PARAMETER                           | SYMBOL            | CONDITIONS                                                       | MIN | TYP  | MAX | UNITS |
|-------------------------------------|-------------------|------------------------------------------------------------------|-----|------|-----|-------|
| CP_ Switching Frequency             | fCP               | No capacitor between CP1 and CP2, 2.7V ≤ V <sub>BAT</sub> ≤ 4.5V | 0.5 | 1    | 1.5 | MHz   |
| Efficiency                          | η                 | ICC = 10mA, VBAT = 2.7V,<br>VCC = 5.0V                           |     | 90   |     | %     |
| THERMAL PROTECTION                  |                   |                                                                  |     |      |     |       |
| Thermal Shutdown                    | TSHDN             |                                                                  |     | +150 |     | °C    |
| Thermal Hysteresis                  | T <sub>HYST</sub> |                                                                  |     | +20  |     | °C    |
| ESD PROTECTION                      |                   |                                                                  |     |      |     |       |
|                                     |                   | Human Body Model                                                 |     | ±25  |     |       |
| OUTAVCC, INBVCC,<br>OUTCVCC, INDVCC |                   | IEC 61000-4-2 Air Gap<br>Discharge                               |     | ±15  |     | kV    |
|                                     |                   | IEC 61000-4-2 Contact<br>Discharge                               |     | ±12  |     |       |
| All Other Pins                      |                   | Human Body Model                                                 |     | ±2   |     | kV    |

- Note 2: V<sub>L</sub> must be less than or equal to V<sub>CC</sub> during normal operation. However, V<sub>L</sub> can be greater than V<sub>CC</sub> during startup and shutdown conditions.
- **Note 3:** All units are 100% production tested at TA = +25°C. Limits over the operating temperature range are guaranteed by design and not production tested.
- Note 4: Connect a 0.47µF capacitor between CP1 and CP2.
- Note 5:  $\Delta I_{VBAT} = [I_{VBAT}(V_{ENAB} = V_{ENCD} = V_{IL}) I_{VBAT}(V_{ENAB} = V_{ENCD} = 0V)]$ . Guaranteed by design and not production tested.
- Note 6:  $V_{CC} = 5.0V$ ,  $V_{L} = 1.6V$  to  $V_{CC}$ ,  $V_{BAT} = 2.7V$  to 3.6V,  $V_{ENAB} = V_{ENCD} > V_{IH}$ ,  $R_{S} = 50\Omega$ ,  $R_{L} = 1M\Omega$ ,  $C_{L} = 15pF$ ,  $T_{A} = -40^{\circ}C$  to  $+85^{\circ}C$ , unless otherwise noted. Typical values are at  $V_{BAT} = 3.6V$ ,  $V_{L} = 3.0V$ , and  $T_{A} = +25^{\circ}C$ .



Figure 1. Push-Pull Driving INAVL/INCVL Test Circuit and Timing



Figure 2. Push-Pull Driving INBVCC/INDVCC Test Circuit and Timing

## **Typical Operating Characteristics**

 $(V_{BAT} = 3.6V, V_{L} = 3V, C_{VBAT} = 1\mu F, C_{VCC} = 2.2\mu F, C_{VL} = 0.1\mu F, connect 0.47\mu F capacitor between CP1 and CP2, data rate = 1Mbps, T<sub>A</sub> = +25°C, unless otherwise noted.)$ 



## Typical Operating Characteristics (continued)

 $(V_{BAT} = 3.6V, V_L = 3V, C_{VBAT} = 1\mu F, C_{VCC} = 2.2\mu F, C_{VL} = 0.1\mu F, connect 0.47\mu F capacitor between CP1 and CP2, data rate = 1Mbps, T_A = +25°C, unless otherwise noted.)$ 



# OUTBVL/OUTDVL PROPAGATION DELAY vs. LOAD CAPACITANCE



# OUTAVCC/OUTCVCC RISE TIME vs. LOAD CAPACITANCE



# OUTBVL/OUTDVL RISE TIME vs. LOAD CAPACITANCE



# OUTAVCC/OUTCVCC FALL TIME vs. LOAD CAPACITANCE



# OUTAVCC/OUTCVCC PROPAGATION DELAY vs. LOAD CAPACITANCE



## Typical Operating Characteristics (continued)

 $(V_{BAT} = 3.6V, V_L = 3V, C_{VBAT} = 1\mu F, C_{VCC} = 2.2\mu F, C_{VL} = 0.1\mu F, connect 0.47\mu F capacitor between CP1 and CP2, data rate = 1Mbps, T_A = +25^{\circ}C, unless otherwise noted.)$ 

#### DRIVING INAVL/INCVL



#### **DRIVING INAVL/INCVL**



#### DRIVING INAVL/INCVL



#### DRIVING INBVCC/INDVCC



## Pin Configuration



## Pin Description

| PIN | NAME    | FUNCTION                                                                                                                                                                                  |
|-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | VL      | Logic Supply Voltage, +1.6V to +5.5V. Bypass V <sub>L</sub> to GND with a 0.1µF capacitor placed as close as possible to the device.                                                      |
| 2   | ENAB    | Enable Input for A and B Ports. Drive ENAB low for shutdown mode, or drive ENAB high for normal operation.                                                                                |
| 3   | ENCD    | Enable Input for C and D Ports. Drive ENCD low for shutdown mode, or drive ENCD high for normal operation.                                                                                |
| 4   | INAVL   | Input A Port. Referenced to V <sub>L</sub> .                                                                                                                                              |
| 5   | OUTBVL  | Output B Port. Referenced to V <sub>L</sub> .                                                                                                                                             |
| 6   | INCVL   | Input C Port. Referenced to V <sub>L</sub> .                                                                                                                                              |
| 7   | OUTDVL  | Output D Port. Referenced to V <sub>L</sub> .                                                                                                                                             |
| 8   | GND     | Ground                                                                                                                                                                                    |
| 9   | INDVCC  | Input D Port. Referenced to VCC.                                                                                                                                                          |
| 10  | OUTCVCC | Output C Port. Referenced to VCC.                                                                                                                                                         |
| 11  | INBVCC  | Input B Port. Referenced to VCC.                                                                                                                                                          |
| 12  | OUTAVCC | Output A Port. Referenced to VCC.                                                                                                                                                         |
| 13  | Vcc     | Charge-Pump Output. Bypass VCC to GND with a 2.2µF ceramic capacitor placed as close as possible to the VCC pin to have high ESD protection on OUTAVCC, INBVCC, OUTCVCC, and INDVCC pins. |
| 14  | CP2     | External Charge-Pump Capacitor Connection                                                                                                                                                 |
| 15  | VBAT    | Battery Input, +2.3V to +5.5V. Bypass V <sub>BAT</sub> to GND with a 1µF capacitor placed as close as possible to the device.                                                             |
| 16  | CP1     | External Charge-Pump Capacitor Connection                                                                                                                                                 |

### **Detailed Description**

The MAX14569 is a dedicated dual-pair unidirectional logic-level translator that is ideal for automatic remotemetering applications. Externally applied voltage V<sub>L</sub> and regulated output voltage V<sub>CC</sub> set the logic levels on either side of the device.

The device boosts the VBAT supply input voltage to a charge-pump-regulated output, VCC. Logic-high signals present on the VL side of the device appear as a high-voltage logic signals on the VCC side of the device and vice versa.

The device has two pairs of logic-level translators in back-to-back configuration: one logic-level translator from a low voltage to a high voltage and the other logic-level translator from a high voltage to a low voltage.

The device features an extreme power-saving mode that reduces supply current to a typical 0.01µA. The device also features thermal short-circuit protection on the VCC side for enhanced protection in applications that route signals externally.

#### **Level Translation**

For proper operation, ensure that  $2.3V \le V_{BAT} \le 5.5V$ ,  $1.6V \le V_L \le 5.5V$ . The device enters low-power shutdown mode when ENAB = ENCD = GND (see the *Functional Table*). In shutdown mode, the INAVL, INBVCC, INCVL, INDVCC, OUTAVCC and OUTCVCC are in high-impedance mode and the OUTBVL and OUTDVL are pulled down to GND. The maximum data rate depends heavily on the load capacitance (see the rise/fall times in the *Typical Operating Characteristics*), output impedance of the driver, and the operating voltage range.

#### **Output Load Requirements**

The device is designed to drive a wide variety of load types including a high capacitive load. To protect the VCC outputs (OUTAVCC, OUTCVCC) from a harsh external environment, the VCC outputs are ruggedized with a high ESD-capable output structure. When the high capacitive load is connected to the VCC output side, the current is limited by the charge-pump circuit along with the output driver impedance. The device is also protected by the thermal protection.

### Functional Diagram



#### **Functional Table**

| INPUTS |      | DRIVERS OUTPUT EVENTS                                                                  |  |  |
|--------|------|----------------------------------------------------------------------------------------|--|--|
| ENAB   | ENCD | DRIVERS OUTPUT EVENTS                                                                  |  |  |
| Low    | Low  | Device is in shutdown OUTAVCC, OUTCVCC: high impedance OUTBVL, OUTDVL: pulldown to GND |  |  |
| Low    | High | OUTAVCC: high impedance OUTBVL: pulldown to GND INCVL to OUTCVCC INDVCC to OUTDVL      |  |  |
| High   | Low  | INAVL to OUTAVCC INBVCC to OUTBVL OUTCVCC: high impedance OUTDVL: pulldown to GND      |  |  |
| High   | High | INAVL to OUTAVCC INBVCC to OUTBVL INCVL to OUTCVCC INDVCC to OUTDVL                    |  |  |

#### **Shutdown Mode**

The device features two enable inputs (ENAB, ENCD) that place the device into a low-power shutdown mode when both are driven low. If either ENAB or ENCD is pulled high, the internal charge pump starts working and generates 5V on VCC. When both ENAB and ENCD are driven low, the MAX14569 enters shutdown mode and draws a minimum current from VL and VBAT. To minimize supply current in shutdown mode, connect INAVL and INCVL to ground.

#### **Charge Pump**

The internal charge pump provides 5V on VCC when VBAT is between 2.7V and 4.5V. When VBAT is between 2.3V and 2.7V, VCC is twice the voltage of VBAT. The output is regulated to 5V as long as the battery voltage supports it.

#### **Thermal Protection**

The device features thermal shutdown function necessary to protect the device. When the junction temperature exceeds +150°C (typ), the charge pump turns off and OUTAVCC, OUTBVL, OUTCVCC, OUTDVL are low. This limits the device temperature from rising further. When the temperature drops 20°C (typ) below +150°C (typ), the device resumes normal operation.

## **Applications Information**

#### **Layout Recommendations**

Use standard high-speed layout practices when laying out a board with the device. For example, to minimize line coupling, place all other signal lines not connected to the device at least 1x the substrate height of the PCB away from the input and output lines of the device.

#### **Power-Supply Decoupling**

To reduce ripple and the chance of introducing data errors, bypass  $V_L$  to ground with a  $0.1\mu F$  ceramic capacitor,  $V_{BAT}$  to ground with a  $1\mu F$  ceramic capacitor, and VCC to ground with a  $2.2\mu F$  ceramic capacitor. Place all capacitors as close as possible to the power-supply inputs.

#### ±25kV ESD Protection

As with all Maxim devices, ESD protection structures are incorporated on all pins to protect against electrostatic

discharges encountered during handling and assembly. The OUTAVCC, INBVCC, OUTCVCC, INDVCC pins have extra protection against static electricity. Maxim's engineers have developed state-of-the-art structures to protect these pins against ESD of ±25kV without damage. The ESD structures withstand high ESD in all states: normal operation, shutdown, and powered down. After an ESD event, the device keeps working without latchup or damage.

ESD protection can be tested in various ways. The OUTAVCC, INBVCC, OUTCVCC, and INDVCC pins are characterized for protection to the following limits:

- ±25kV using the Human Body Model
- ±15kV using the Air-Gap Discharge Method specified in IEC 61000-4-2
- ±12kV using the Contact Discharge Method specified in IEC 61000-4-2

#### **ESD Test Conditions**

ESD performance depends on a variety of conditions. Contact Maxim for a reliability report that documents test setup, test methodology, and test results.

#### **Human Body Model**

Figure 3 shows the Human Body Model, and Figure 4 shows the current waveform it generates when discharged into a low-impedance state. This model consists of a 100pF capacitor charged to the ESD voltage of interest, which is then discharged into the test device through a  $1.5 \mathrm{k}\Omega$  resistor.

#### IEC 61000-4-2

The IEC 61000-4-2 standard covers ESD testing and performance of finished equipment. It does not specifically refer to integrated circuits. The major difference between tests done using the Human Body Model and IEC 61000-4-2 is higher peak current in IEC 61000-4-2, because series resistance is lower in the IEC 61000-4-2 model. Hence, the ESD withstand voltage measured to IEC 61000-4-2 is generally lower than that measured using the Human Body Model. Figure 5 shows the IEC 61000-4-2 model, and Figure 6 shows the current waveform for the ±8kV, IEC 61000-4-2, level 4, ESD Contact Discharge Method.



Figure 3. Human Body ESD Test Model



Figure 4. Human Body Current Waveform

## **Chip Information**

PROCESS: BICMOS



Figure 5. IEC 61000-4-2 ESD Test Model



Figure 6. IEC 61000-4-2 ESD Generator Current Waveform

### \_Package Information

For the latest package outline information and land patterns, go to <a href="www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

| PACKAGE | PACKAGE | OUTLINE | LAND        |
|---------|---------|---------|-------------|
| TYPE    | CODE    | NO.     | PATTERN NO. |
| 16 QSOP | E16+4   | 21-0055 |             |

### **Revision History**

| REVISION<br>NUMBER | REVISION DATE | DESCRIPTION     | PAGES<br>CHANGED |
|--------------------|---------------|-----------------|------------------|
| 0                  | 9/10          | Initial release | _                |

Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.