# 10BASE-T/100 BASE-TX Physical Layer Transceiver # **Highlights** - Single-Chip Ethernet Physical Layer Transceiver (PHY) - Quiet-WIRE<sup>®</sup> technology to reduce line emissions and enhance immunity - · Ultra-Deep Sleep standby mode - · AEC-Q100 Grade 2 Automotive # **Target Applications** - · Industrial control - · Vehicle on-board diagnostics (OBD) - · Automotive gateways - · Camera and sensor networking - Infotainment ## **Features** - · Quiet-WIRE programmable EMI filter - MII interface with MDC/MDIO management interface for register configuration - On-chip termination resistors for the differential pairs - LinkMD®+ receive signal quality indicator - · Fast start-up and link - Ultra-Deep Sleep standby mode: CPU or signal detect activated. - · Loopback modes for diagnostics - · Programmable interrupt output ### TO OUR VALUED CUSTOMERS It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced. If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at docerrors@microchip.com. We welcome your feedback. #### **Most Current Data Sheet** To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at: #### http://www.microchip.com You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000000A is version A of document DS30000000). #### **Errata** An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies. To determine if an errata sheet exists for a particular device, please check with one of the following: - Microchip's Worldwide Web site; http://www.microchip.com - Your local Microchip sales office (see last page) When contacting a sales office, please specify which device, revision of silicon and data sheet (include -literature number) you are using. ### **Customer Notification System** Register on our web site at www.microchip.com to receive the most current information on all of our products. # **Table of Contents** | 1.0 Introduction | | |----------------------------------------------------------------------|----------| | 2.0 Pin Description and Configuration 3.0 Functional Description | <u>5</u> | | 3.0 Functional Description | 13 | | 4.0 Register Descriptions | 30 | | 5.0 Operational Characteristics | 43 | | 6.0 Electrical Characteristics | 44 | | 7.0 Timing Diagrams | 48 | | 8.0 Reset Circuit | 55 | | 9.0 Reference Clock — Connection and Selection | 56 | | 10.0 Package Outlines | 57 | | Appendix A. Data Sheet Revision History | 60 | | The Microchip Web Site | | | Customer Change Notification Service | 62 | | Customer Support | 62 | | Product Identification System | 63 | ## 1.0 INTRODUCTION # 1.1 General Description The KSZ8061MNX/MNG is a single-chip, 10BASE-T/100BASE-TX, Ethernet physical layer transceiver for transmission and reception of data over unshielded twisted pair (UTP) cable. The KSZ8061MNX/MNG features Quiet-WIRE<sup>®</sup> internal filtering to reduce line emissions. It is ideal for applications, such as automotive or industrial networks, where stringent radiated emission limits need to be met. Quiet-WIRE can use low-cost unshielded cable, where previously only shielded cable solutions were possible. The KSZ8061MNX/MNG also features enhanced immunity to environmental EM noise. The KSZ8061MNX/MNG offers the Media Independent Interface (MII) for direct connection with MII-compliant Ethernet MAC processors and switches. It is designed to exceed Automotive AEC-Q100 and EMC requirements, and features an extended temperature range of $-40^{\circ}$ C to $+105^{\circ}$ C. The KSZ8061MNX is supplied in a 32-lead, 5 mm × 5 mm QFN or WQFN package, while the KSZ8061MNG is in a 48-lead, 7 mm × 7 mm QFN package. The KSZ8061RNB and KSZ8061RND devices have an RMII interface and are described in a separate data sheet. FIGURE 1-1: SYSTEM BLOCK DIAGRAM # 2.0 PIN DESCRIPTION AND CONFIGURATION FIGURE 2-1: 32-QFN OR WQFN KSZ8061MNX PIN ASSIGNMENT (TOP VIEW) TABLE 2-1: SIGNALS - KSZ8061MNX (32-PIN PACKAGES) | Pin<br>Number | Name | Type<br>Note 2-1 | Description | |---------------|-------|------------------|--------------------------------------------------------------------------------------------------------------| | 1 | XI | I | Crystal/Oscillator/External Clock Input 25 MHz ±50ppm. This input references the AVDDH power supply. | | 2 | ХО | 0 | Crystal feedback for 25 MHz crystal This pin is a no connect if oscillator or external clock source is used. | | 3 | AVDDH | Pwr | 3.3V supply for analog TX drivers and XI/XO oscillator circuit. | | 4 | TXP | I/O | Physical transmit or receive signal (+ differential) Transmit when in MDI mode; Receive when in MDI-X mode | | 5 | TXM | I/O | Physical transmit or receive signal (– differential) Transmit when in MDI mode; Receive when in MDI-X mode | | 6 | RXP | I/O | Physical receive or transmit signal (+ differential) Receive when in MDI mode; Transmit when in MDI-X mode | TABLE 2-1: SIGNALS - KSZ8061MNX (32-PIN PACKAGES) (CONTINUED) | Pin<br>Number | Name | Type<br>Note 2-1 | Description | |---------------|------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | RXM | I/O | Physical receive or transmit signal (– differential) Receive when in MDI mode; Transmit when in MDI-X mode | | 8 | AVDDL | Pwr | 1.2V (nominal) supply for analog core | | 9 | VDDL | Pwr | 1.2V (nominal) supply for digital core | | 10 | MDIO | lpu/Opu | Management Interface (MIIM) Data I/O This pin has a weak pull-up, is open-drain like, and requires an external 1.0 k $\Omega$ pull-up resistor. | | 11 | MDC | lpu | Management Interface (MIIM) Clock Input This clock pin is synchronous to the MDIO data pin. | | 12 | RXER/QWF | lpd/O | MII Receive Error Output Config Mode: The pull-up/pull-down value is latched as QWF at the de-assertion of reset. See Table 2-2 for details. | | 13 | RXDV/<br>CONFIG2 | lpd/O | MII Receive Data Valid Output Config Mode: The pull-up/pull-down value is latched as CONFIG2 at the de-assertion of reset. See Table 2-2 for details. | | 14 | RXD3/<br>PHYAD0 | lpu/O | MII Receive Data Output[3] (Note 2-2) Config Mode: The pull-up/pull-down value is latched as PHYADDR[0] at the de-assertion of reset. See Table 2-2 for details. | | 15 | VDDIO | Pwr | 3.3V, 2.5V, or 1.8V supply for digital I/O | | 16 | RXD2/<br>PHYAD1 | lpd/O | MII Receive Data Output[2] (Note 2-2) Config Mode: The pull-up/pull-down value is latched as PHYADDR[1] at the de-assertion of reset. See Table 2-2 for details. | | 17 | RXD1/<br>PHYAD2 | lpd/O | MII Receive Data Output[1] (Note 2-2) Config Mode: The pull-up/pull-down value is latched as PHYADDR[2] at the de-assertion of reset. See Table 2-2 for details. | | 18 | RXD0/<br>AUTONEG | lpu/O | MII Receive Data Output[0] (Note 2-2) Config Mode: The pull-up/pull-down value is latched as AUTONEG at the de-assertion of reset. See Table 2-2 for details. | | 19 | RXC/<br>CONFIG0 | lpd/O | MII Receive Clock Output Config Mode: The pull-up/pull-down value is latched as CONFIG0 at the de-assertion of reset. See Table 2-2 for details. | | 20 | TXC | 0 | MII Transmit Clock Output | | 21 | TXEN | I | MII Transmit Enable Input | | 22 | TXD0 | 1 | MII Transmit Data Input[0] (Note 2-3) | | 23 | TXD1 | I | MII Transmit Data Input[1] (Note 2-3) | | 24 | LED0 | 0 | LED0 Output | | 25 | TXD2 | I | MII Transmit Data Input[2] (Note 2-3) | | 26 | TXD3 | I | MII Transmit Data Input[3] (Note 2-3) | TABLE 2-1: SIGNALS - KSZ8061MNX (32-PIN PACKAGES) (CONTINUED) | Pin<br>Number | Name | Type<br>Note 2-1 | Description | |------------------|----------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 27 | CRS/<br>CONFIG1 | lpd/O | MII Carrier Sense Output Config Mode: The pull-up/pull-down value is latched as CONFIG1 at the de-assertion of reset. See Table 2-2 for details. | | 28 | RESET# | lpu | Chip Reset (active low) | | 29 | INTRP/<br>NAND_Tree# | lpu/O | Programmable Interrupt Output (active low (default) or active high) This pin has a weak pull-up, is open drain like, and requires an external 1.0 k $\Omega$ pull-up resistor. Config Mode: The pull-up/pull-down value is latched as NAND_Tree# at the de-assertion of reset. See Table 2-2 for details. | | 30 | VDDL | Pwr | 1.2V (nominal) supply for digital (and analog) | | 31 | REXT | I | Set PHY transmit output current Connect a 6.04 k $\Omega$ 1% resistor from this pin to ground. | | 32 | SIGDET | 0 | Signal Detect, active high | | Bottom<br>Paddle | GND | Gnd | Ground | Note 2-1 Pwr = power supply Gnd = ground I = input O = output I/O = bi-directional Ipu = Input with internal pull-up (see Section 6.0, "Electrical Characteristics" for value). Ipd = Input with internal pull-down (see Section 6.0, "Electrical Characteristics" for value). Ipu/O = Input with internal pull-up (see Section 6.0, "Electrical Characteristics" for value) during power-up/reset; output pin otherwise. Ipd/O = Input with internal pull-down (see Section 6.0, "Electrical Characteristics" for value) during power-up/reset; output pin otherwise. Ipu/Opu = Input and output with internal pull-up (see Section 6.0, "Electrical Characteristics" for value) - Note 2-2 MII Mode: The RXD[3:0] bits are synchronous with RXC. When RXDV is asserted, RXD[3:0] presents valid data to the MAC device. - Note 2-3 MII Mode: The TXD[3:0] bits are synchronous with TXC. When TXEN is asserted, TXD[3:0] accepts valid data from the MAC device. The strap-in pins are latched at the de-assertion of reset. In some systems, the MAC MII receive input pins may drive high/low during power-up or reset, and consequently cause the PHY strap-in pins on the MII signals to be latched to the unintended high/low states. In this case, external pull-up or pull-down resistors $(4.7 \text{ k}\Omega)$ should be added on these PHY strap-in pins to ensure the intended values are strapped-in correctly. TABLE 2-2: STRAP-IN OPTIONS - KSZ8061MNX (32-PIN PACKAGES) | Pin Number | Pin Name | Type<br>Note 2-1 | Description | | | | |----------------|-------------------------------------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|--|--| | 17<br>16<br>14 | RXD1/PHYAD2<br>RXD2/PHYAD1<br>RXD3/PHYAD0 | lpd/O<br>lpd/O<br>lpu/O | The PHY Address is latched at de-assertion of reset and is configurable to any value from 0 to 7. The default PHY Address is 00001. PHY Address bits [4:3] are set to 00 by default. | | | | | 13<br>27 | RXDV/CONFIG2<br>CRS/CONFIG1 | lpd/O<br>lpd/O | The CONFIG[2 reset. | 2:0] strap-in pins are latched at the de-assertion of | | | | 19 | RXC/CONFIG0 | Ipd/O | CONFIG[2:0] | Mode | | | | | | | 000 (default) | MII normal mode; Auto MDI/MDI-X disabled. | | | | | | | 001 | Reserved, not used. | | | | | | | 010 MII normal mode; Auto MDI/MDI-X enabled. | | | | | | | | 011 - 101 Reserved, not used. | | | | | | | | 110 MII Back-to-Back; Auto MDI/MDI-X enabled. | | | | | | | | 111 | Reserved, not used. | | | | 18 | RXD0/<br>AUTONEG | lpu/O | Auto-Negotiation Disable Pull-up (default) = Disable Auto-Negotiation Pull-down = Enable Auto-Negotiation At the de-assertion of reset, this pin value is inverted, and then latched into register 0h, bit [12]. | | | | | 29 | INTRP/<br>NAND_Tree# | lpu/O | NAND Tree Mode Pull-up (default) = Disable NAND Tree (normal operation) Pull-down = Enable NAND Tree At the de-assertion of reset, this pin value is latched by the chip. | | | | | 12 | RXER/QWF | lpd/O | Pull-up = Disal<br>Pull-down (def | Filtering Disable ble Quiet-WIRE Filtering fault) = Enable Quiet-WIRE Filtering ortion of reset, this pin value is latched by the chip. | | | power-up/reset; output pin otherwise. FIGURE 2-2: 48-QFN KSZ8061MNG PIN ASSIGNMENT (TOP VIEW) TABLE 2-3: SIGNALS - KSZ8061MNG (48-PIN PACKAGE) | Pin Number | Pin Name | Type<br>Note 2-1 | Description | |------------|----------|------------------|--------------------------------------------------------------------------------------------------------------| | 1 | ΧI | I | Crystal/Oscillator/External Clock Input<br>25 MHz ±50 ppm. This input references the AVDDH power supply. | | 2 | ХО | 0 | Crystal feedback for 25 MHz crystal This pin is a no connect if oscillator or external clock source is used. | | 3 | AVDDH | Pwr | 3.3V supply for analog TX drivers and XI/XO oscillator circuit. | | 4 | GND | Gnd | Ground. | | 5 | TXP | I/O | Physical transmit or receive signal (+ differential). | | 6 | TXM | I/O | Physical transmit or receive signal (– differential). | | 7 | GND | Gnd | Ground. | | 8 | RXP | I/O | Physical receive or transmit signal (+ differential). | | 9 | RXM | I/O | Physical receive or transmit signal (– differential). | | 10 | GND | Gnd | Ground. | | 11 | GND | Gnd | Ground. | | 12 | AVDDL | Pwr | 1.2V (nominal) supply for analog core. | | 13 | GND | Gnd | Ground. | | 14 | VDDL | Pwr | 1.2V (nominal) supply for digital core. | TABLE 2-3: SIGNALS - KSZ8061MNG (48-PIN PACKAGE) (CONTINUED) | Pin Number | Pin Name | Type<br>Note 2-1 | Description | | | |----------------------|--------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 15 | COL/B-<br>CAST_OFF | lpd/O | MII Collision Detect Output Config Mode: The pull-up/pull-down value is latched as B-CAST_OFF at the de-assertion of reset. See Table 2-4 for details. | | | | 16 | MDIO | lpu/Opu | Management Interface (MIIM) Data I/O This pin has a weak pull-up, is open-drain like, and requires an external 1.0 k $\Omega$ pull-up resistor. | | | | 17 | MDC | lpu | Management Interface (MIIM) Clock Input This clock pin is synchronous to the MDIO data pin. | | | | 18 | RXER/QWF | lpd/O | MII Receive Error Output Config Mode: The pull-up/pull-down value is latched as QWF at the deassertion of reset. See Table 2-4 for details. | | | | 19 | RXDV/<br>CONFIG2 | lpd/O | MII Receive Data Valid Output Config Mode: The pull-up/pull-down value is latched as CONFIG2 at the de-assertion of reset. See Table 2-4 for details. | | | | 20 | RXD3/PHYAD0 | lpu/O | MII Receive Data Output[3] (Note 2-2) Config Mode: The pull-up/pull-down value is latched as PHYADDR[0] at the de-assertion of reset. See Table 2-4 for details. | | | | 21 | GND | Gnd | Ground. | | | | 22 | VDDIO | Pwr | 3.3V, 2.5V, or 1.8V supply for digital I/O. | | | | 23 | RXD2/PHYAD1 | lpd/O | MII Receive Data Output[2] (Note 2-2) Config Mode: The pull-up/pull-down value is latched as PHYADDR[1] at the de-assertion of reset. See Table 2-4 for details. | | | | 24 RXD1/PHYAD2 lpd/O | | lpd/O | MII Receive Data Output[1] (Note 2-2) Config Mode: The pull-up/pull-down value is latched as PHYADDR[2] the de-assertion of reset. See Table 2-4 for details. | | | | 25 | 25 RXD0/ lpu/O<br>DUPLEX | | MII Receive Data Output[0] (Note 2-2) Config Mode: The pull-up/pull-down value is latched as DUPLEX at the de-assertion of reset. See Table 2-4 for details. | | | | 26 | 26 RXC/CONFIG0 Ipd | | MII Receive Clock Output Config Mode: The pull-up/pull-down value is latched as CONFIG0 at the de-assertion of reset. See Table 2-4 for details. | | | | 27 | VDDL | Pwr | 1.2V (nominal) supply for digital core. | | | | 28 | GND | Gnd | Ground. | | | | 29 | TXC | 0 | MII Transmit Clock Output. | | | | 30 | TXEN | I | MII Transmit Enable Input. | | | | 31 | TXD0 | I | MII Transmit Data Input[0]. (Note 2-3) | | | | 32 | TXD1 | I | MII Transmit Data Input[1]. (Note 2-3) | | | | 33 | VDDIO | Pwr | 3.3V, 2.5V, or 1.8V supply for digital I/O. | | | | 34 | TXER | lpd | MII Transmit Error Input If the MAC does not provide a TXER output signal, this pin may be unconnected. | | | | 35 | TXD2 | I | MII Transmit Data Input[2]. (Note 2-3) | | | | 36 | GND | Gnd | Ground. | | | | 37 | TXD3 | I | MII Transmit Data Input[3]. (Note 2-3) | | | | 38 | CRS/CONFIG1 | lpd/O | MII Carrier Sense Output Config Mode: The pull-up/pull-down value is latched as CONFIG1 at the de-assertion of reset. See Table 2-4 for details. | | | TABLE 2-3: SIGNALS - KSZ8061MNG (48-PIN PACKAGE) (CONTINUED) | Pin Number | Pin Name | Type<br>Note 2-1 | Description | | |------------------|----------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 39 | LED0/<br>AUTONEG | lpu/O | LED0 Active low. Its function is programmable; by default it indicates link/activity. Config Mode: The pull-up/pull-down value is latched as AUTONEG at the de-assertion of reset. See Table 2-4 for details. | | | 40 | LED1/SPEED | lpu/O | LED1 Active low. Its function is programmable; by default it indicates link speed. Config Mode: The pull-up/pull-down value is latched as SPEED at the de-assertion of reset. See Table 2-4 for details. | | | 41 | VDDIO | Pwr | 3.3V, 2.5V, or 1.8V supply for digital I/O. | | | 42 | RESET# | lpu | Chip Reset (active low). | | | 43 | GND | Gnd | Ground. | | | 44 | INTRP/<br>NAND_Tree# | lpu/O | Programmable Interrupt Output [active low (default) or active high] This pin has a weak pull-up, is open drain like, and requires an external 1.0 k $\Omega$ pull-up resistor. Config Mode: The pull-up/pull-down value is latched as NAND_Tree# at the de-assertion of reset. See Table 2-4 for details. | | | 45 | VDDL | Pwr | 1.2V (nominal) supply for digital (and analog). | | | 46 | GND | Gnd | Ground. | | | 47 | REXT | I | Set PHY transmit output current. Connect a 6.04 k $\Omega$ 1% resistor from this pin to ground. | | | 48 | SIGDET | 0 | Signal Detect, active high. | | | Bottom<br>Paddle | GND | Gnd | Ground. | | Note 2-1 Pwr = power supply Gnd = ground I = input O = output I/O = bi-directional Ipu = Input with internal pull-up (see Section 6.0, "Electrical Characteristics" for value). Ipd = Input with internal pull-down (see Section 6.0, "Electrical Characteristics" for value). Ipu/O = Input with internal pull-up (see Section 6.0, "Electrical Characteristics" for value) during power-up/reset; output pin otherwise. lpd/O = Input with internal pull-down (see Section 6.0, "Electrical Characteristics" for value) during power-up/reset; output pin otherwise. Ipu/Opu = Input and output with internal pull-up (see Section 6.0, "Electrical Characteristics" for value). - Note 2-2 MII Mode: The RXD[3:0] bits are synchronous with RXC. When RXDV is asserted, RXD[3:0] presents valid data to the MAC device. - Note 2-3 MII Mode: The TXD[3:0] bits are synchronous with TXC. When TXEN is asserted, TXD[3:0] accepts valid data from the MAC device. The strap-in pins are latched at the de-assertion of reset. In some systems, the MAC MII receive input pins may drive high/low during power-up or reset, and consequently cause the PHY strap-in pins on the MII signals to be latched to the unintended high/low states. In this case, external pull-ups or pull-down resistors $(4.7 \text{ k}\Omega)$ should be added on these PHY strap-in pins to ensure the intended values are strapped-in correctly. TABLE 2-4: STRAP-IN OPTIONS - KSZ8061MNG (48-PIN PACKAGE) | Pin Number | Pin Name | Type<br>Note 2-1 | | Description | | | |----------------|-------------------------------------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 24<br>23<br>20 | RXD1/PHYAD2<br>RXD2/PHYAD1<br>RXD3/PHYAD0 | lpd/O<br>lpd/O<br>lpu/O | The PHY Address is latched at de-assertion of reset and is configurable to any value from 0 to 7. The default PHY Address is 00001. PHY Address bits [4:3] are set to 00 by default. | | | | | 19<br>38 | RXDV/CONFIG2<br>CRS/CONFIG1 | lpd/O<br>lpd/O | | 2:0] strap-in pins are latched at the de-assertion of | | | | 26 | RXC/CONFIG0 | Ipd/O | CONFIG[2:0] | Mode | | | | | | | 000 (default) | MII normal mode; Auto MDI/MDI-X disabled. | | | | | | | 001 | Reserved, not used. | | | | | | | 010 | MII normal mode; Auto MDI/MDI-X enabled. | | | | | | | 011 - 101 | Reserved, not used. | | | | | | | 110 | MII normal mode; Auto MDI/MDI-X enabled. | | | | | | | 111 | Reserved, not used. | | | | 39 | LED0/AUTONEG | lpu/O | Auto-Negotiation Enable Pull-up (default) = Enable Auto-Negotiation Pull-down = Disable Auto-Negotiation At the de-assertion of reset, this pin value is latched into register 0h, bit [12]. | | | | | 44 | INTRP/<br>NAND_Tree# | lpu/O | NAND Tree Mode Pull-up (default) = Disable Pull-down = Enable At the de-assertion of reset, this pin value is latched by the chip. | | | | | 18 | RXER/QWF | lpd/O | Quiet-WIRE Filtering Disable Pull-up = Disable Quiet-WIRE Filtering Pull-down (default) = Enable Quiet-WIRE Filtering At the de-assertion of reset, this pin value is latched by the chip. | | | | | 40 | LED1/SPEED | lpu/O | Speed mode Pull-up (default) = 100Mbps Pull-down = 10Mbps At the de-assertion of reset, this pin value is latched into register 0h, bit [13] as the speed select, and also is latched into register 4h (autonegotiation advertisement) as the speed capability support. | | | | | 25 | RXD0/DUPLEX | lpu/O | Duplex mode Pull-up (default) = Half-duplex Pull-down = Full-duplex At the de-assertion of reset, this pin value is inverted, and then latched into register 0h, bit [8]. | | | | | 15 | COL/<br>B-CAST_OFF | lpd/O | Pull-up = PHY<br>Pull-down (def<br>address | - for PHY Address 0 Address 0 is set as a unique PHY address (ault) = PHY Address 0 is set as a broadcast PHY artion of reset, this pin value is latched by the chip. | | | Note 2-1 Ipu/O = Input with internal pull-up (see Section 6.0, "Electrical Characteristics" for value) during power-up/reset; output pin otherwise. Ipd/O = Input with internal pull-down (see Section 6.0, "Electrical Characteristics" for value) during power-up/reset; output pin otherwise. ## 3.0 FUNCTIONAL DESCRIPTION The KSZ8061MN is an integrated Fast Ethernet transceiver that features Quiet-WIRE® internal filtering to reduce line emissions. When Quiet-WIRE filtering is disabled, it is fully compliant with the IEEE 802.3 specification. The KSZ8061 also has high noise immunity. On the copper media side, the KSZ8061MN supports 10BASE-T and 100BASE-TX for transmission and reception of data over a standard CAT-5 or similar unshielded twisted pair (UTP) cable and HP Auto MDI/MDI-X for reliable detection of and correction for straight-through and crossover cables. On the MAC processor side, the KSZ8061MN offers the Media Independent Interface (MII) for direct connection with MII-compliant Ethernet MAC processors and switches. The MII management bus gives the MAC processor complete access to the KSZ8061MN control and status registers. Additionally, an interrupt pin eliminates the need for the processor to poll for PHY status change. Auto-negotiation and Auto MDI/MDI-X can be disabled at power-on to significantly reduce initial time to link up. A signal detect pin (SIGDET) is available to indicate when the link partner in inactive. An option is available for the KSZ8061MN to automatically enter Ultra-Deep Sleep mode automatically when SIGDET is de-asserted. Ultra-Deep Sleep mode may also be entered by command of the MAC processor. Additional low power modes are available. ### 3.1 Transceiver #### 3.1.1 100BASE-TX TRANSMIT The 100BASE-TX transmit function performs parallel-to-serial conversion, 4B/5B encoding, scrambling, NRZ-to-NRZI conversion, and MLT3 encoding and transmission. The circuitry starts with a parallel-to-serial conversion that converts the MII data from the MAC into a 125 MHz serial bit stream. The data and control stream is then converted into 4B/5B coding and followed by a scrambler. The serialized data is further converted from NRZ-to-NRZI format, and then transmitted in MLT3 current output. The output current is set by a precision external resistor on REXT for the 1:1 transformer ratio. The output signal has a typical rise/fall time of 4 ns and complies with the ANSI TP-PMD standard regarding amplitude balance, overshoot, and timing jitter. The wave-shaped 10BASE-T output is also incorporated into the 100BASE-TX transmitter. ## 3.1.2 100BASE-TX RECEIVE The 100BASE-TX receiver function performs adaptive equalization, DC restoration, MLT3-to-NRZI conversion, data and clock recovery, NRZI-to-NRZ conversion, de-scrambling, 4B/5B decoding, and serial-to-parallel conversion. The receiving side starts with the equalization filter to compensate for inter-symbol interference (ISI) over the twisted pair cable. Since the amplitude loss and phase distortion is a function of the cable length, the equalizer must adjust its characteristics to optimize performance. In this design, the variable equalizer makes an initial estimation based on comparisons of incoming signal strength against some known cable characteristics, and then tunes itself for optimization. This is an ongoing process and self-adjusts against environmental changes such as temperature variations. Next, the equalized signal goes through a DC restoration and data conversion block. The DC restoration circuit is used to compensate for the effect of baseline wander and to improve the dynamic range. The differential data conversion circuit converts the MLT3 format back to NRZI. The slicing threshold is also adaptive. The clock recovery circuit extracts the 125 MHz clock from the edges of the NRZI signal. This recovered clock is then used to convert the NRZI signal into the NRZ format. This signal is sent through the de-scrambler followed by the 4B/5B decoder. Finally, the NRZ serial data is converted to the MII format and provided as the input data to the MAC. ## 3.1.3 SCRAMBLER/DE-SCRAMBLER (100BASE-TX ONLY) The scrambler is used to spread the power spectrum of the transmitted signal to reduce EMI and baseline wander. The de-scrambler is needed to recover the scrambled signal. ## 3.1.4 10BASE-T TRANSMIT The 10BASE-T drivers are incorporated with the 100BASE-TX drivers to allow for transmission using the same magnetic. The drivers perform internal wave-shaping and pre-emphasis, and output 10BASE-T signals with a typical amplitude of 2.5V peak. The 10BASE-T signals have harmonic contents that are at least 27 dB below the fundamental frequency when driven by an all-ones Manchester-encoded signal. #### 3.1.5 10BASE-T RECEIVE On the receive side, input buffer and level detecting squelch circuits are employed. A differential input receiver circuit and a PLL performs the decoding function. The Manchester-encoded data stream is separated into clock signal and NRZ data. A squelch circuit rejects signals with levels less than 400 mV or with short pulse widths to prevent noise at the RXP and RXM inputs from falsely trigger the decoder. When the input exceeds the squelch limit, the PLL locks onto the incoming signal and the KSZ8061MN decodes a data frame. The receive clock is kept active during idle periods in between data reception. ### 3.1.6 SQE AND JABBER FUNCTION (10BASE-T ONLY; NOT SUPPORTED IN 32-PIN PACKAGE) In 10BASE-T operation, a short pulse is put out on the COL pin after each frame is transmitted. This SQE test is required as part of the 10BASE-T transmit/receive path. If transmit enable (TXEN) is high for more than 20 ms (jabbering), the 10BASE-T transmitter is disabled and COL is asserted high. If TXEN is then driven low for more than 250 ms, the 10BASE-T transmitter is re-enabled and COL is de-asserted (returns to low). #### 3.1.7 PLL CLOCK SYNTHESIZER The KSZ8061MN generates all internal clocks and all external clocks for system timing from an external 25 MHz crystal, oscillator, or reference clock. #### 3.1.8 AUTO-NEGOTIATION The KSZ8061MN conforms to the auto-negotiation protocol, defined in Clause 28 of the IEEE 802.3 specification. Auto-negotiation allows unshielded twisted pair (UTP) link partners to select the highest common mode of operation. During auto-negotiation, link partners advertise capabilities across the UTP link to each other and then compare their own capabilities with those they received from their link partners. The highest speed and duplex setting that is common to the two link partners is selected as the mode of operation. The following list shows the speed and duplex operation mode from highest to lowest priority. - Priority 1: 100BASE-TX, full-duplex - Priority 2: 100BASE-TX, half-duplex - · Priority 3: 10BASE-T, full-duplex - Priority 4: 10BASE-T, half-duplex If the KSZ8061MN is using auto-negotiation, but its link partner is not, then the KSZ8061MN sets its operating speed by observing the signal at its receiver. This is known as parallel detection and allows the KSZ8061MN to establish link by listening for a fixed signal protocol in the absence of auto-negotiation advertisement protocol. Duplex is set by register 0h, bit [8] because the KSZ8061MN cannot determine duplex by parallel detection. If auto-negotiation is disabled, the speed is set by register 0h, bit [13], and the duplex is set by register 0h, bit [8]. For the 48-pin device, these two bits are initialized at power-up/reset by strapping options on pins 40 and 25, respectively. For the 32-pin device, the default is 100BASE-TX, full-duplex, and there are no strapping options to change this default. Auto-negotiation is enabled or disabled by hardware pin strapping (AUTONEG) and by software (register 0h, bit [12]). By default, auto-negotiation is enabled in the 48-pin device after power-up or hardware reset, but it may be disabled by pulling the LED0 pin low at that time. For the 32-pin device, auto-negotiation is disabled by default, but it may be enabled by pulling the RXD0 pin low during reset. Afterwards, auto-negotiation can be enabled or disabled by register 0h, bit [12]. When the link is 10BASE-T or the link partner is using auto-negotiation, and the Ultra-Deep Sleep mode is used, then the Signal Detect assertion timing delay bit, register 14h bit [1], must be set. The auto-negotiation link up process is shown in Figure 3-1. ### FIGURE 3-1: AUTO-NEGOTIATION FLOW CHART # 3.2 Quiet-WIRE® Filtering Quiet-WIRE is a feature to enhance 100BASE-TX EMC performance by reducing both conducted and radiated emissions from the TXP/M signal pair. It can be used either to reduce absolute emissions, or to enable replacement of shielded cable with unshielded cable, all while maintaining interoperability with standard 100BASE-TX devices. Quiet-WIRE filtering is implemented internally, with no additional external components required. It is enabled or disabled at power-up and reset by a strapping option on the RXER pin. Once the KSZ8061 is powered up, Quiet-WIRE can be disabled by writing to register 16h, bit [12]. The default setting for Quiet-WIRE reduces emissions primarily above 60 MHz, with less reduction at lower frequencies. Several dB of reduction is possible. Signal attenuation is approximately equivalent to increasing the cable length by 10 to 20 meters, thus reducing cable reach by that amount. For applications needing more modest improvement in emissions, the level of filtering can be reduced by writing a series of registers. # 3.3 Fast Link-Up Link-up time is normally determined by the time it takes to complete auto-negotiation. Additional time may be added by the auto MDI/MDI-X feature. The total link-up time from power-up or cable-connect is typically a second or more. Fast link-up mode significantly reduces 100BASE-TX link-up time by disabling both auto-negotiation and auto MDI/MDI-X, and fixing the TX and RX channels. This is done via the CONFIG[2:0] and AUTONEG strapping options. Because these are strapping options, fast link-up is available immediately upon power-up. Fast link-up is available only for 100BASE-TX link speed. To force the link speed to 10BASE-TX requires a register write. Fast link-up is intended for specialized applications where both link partners are known in advance. The link must also be known so that the fixed transmit channel of one device connects to the fixed receive channel of the other device, and vice versa. If a device in fast link-up mode is connected to a normal device (auto-negotiate and auto-MDI/MDI-X), there will be no problems linking, but the speed advantage of fast link-up will not be realized. #### 3.4 Internal and External RX Termination By default, the RX differential pair is internally terminated. This minimizes board component count by eliminating all components between the KSZ8061MN and the magnetics (transformer and common mode choke). The KSZ8061MN has the option to turn off the internal termination and allow the use of external termination. External termination does increase the external component count, but these external components can be of tighter tolerances than the internal termination resistors. Enabling or disabling of internal RX termination is controlled by register 14h, bit [2]. If external termination is used in place of the internal termination, it should consist of a $100\Omega$ resistor between RXP and RXM, with a $0.1~\mu F$ or $1~\mu F$ capacitor at the midpoint. #### 3.5 MII Interface The Media Independent Interface (MII) is compliant with the IEEE 802.3 Specification. It provides a common interface between MII PHYs and MACs, and has the following key characteristics: KSZ8061MNG (48-pin package) has full MII: - Pin count is 16 pins (7 pins for data transmission, 7 pins for data reception, and 2 pins for carrier and collision indication). - 10 Mbps and 100 Mbps data rates are supported at both half and full duplex. - Data transmission and reception are independent and belong to separate signal groups. - Transmit data and receive data are each 4-bit wide, a nibble. KSZ8061MNX (32-pin package) has MII-Lite: - · Pin count is 15 pins (no COL signal). - · Full duplex only. Half duplex is not supported. # 3.5.1 MII SIGNAL DEFINITION Table 3-1 describes the MII signals. Refer to Clause 22 of the IEEE 802.3 specification for detailed information. TABLE 3-1: MII SIGNAL | MII Signal Name | Direction<br>(KSZ8061MN Signal) | Direction<br>(with respect to MAC<br>device) | Description | |-----------------|---------------------------------|----------------------------------------------|-------------------------------------------------------------| | TXC | Output | Input | Transmit Clock (2.5 MHz for 10 Mbps; 25 MHz for 100 Mbps) | | TXEN | Input | Output | Transmit Enable | | TXD[3:0] | Input | Output | Transmit Data [3:0] | | TXER | Input | Output | Transmit Error (not implemented) | | RXC | Output | Input | Receive Clock<br>(2.5 MHz for 10 Mbps; 25 MHz for 100 Mbps) | | RXDV | Output | Input | Receive Data Valid | | RXD[3:0] | Output | Input | Receive Data [3:0] | | RXER | Output | Input or (not required) | Receive Error | | CRS | Output | Input | Carrier Sense | | COL | Output | Input | Collision Detection (KSZ8061MNG only) | ### 3.5.1.1 Transmit Clock (TXC) TXC is sourced by the PHY. It is a continuous clock that provides the timing reference for TXEN and TXD[3:0]. When the PHY links at 10 Mbps, TXC is 2.5 MHz. When the PHY links at 100 Mbps, TXC is 25 MHz. ## 3.5.1.2 Transmit Enable (TXEN) TXEN indicates the MAC is presenting nibbles on TXD[3:0] for transmission. It is asserted synchronously with the first nibble of the preamble and remains asserted while all nibbles to be transmitted are presented on the MII, and is negated prior to the first TXC following the final nibble of a frame. TXEN transitions synchronously with respect to TXC. ### 3.5.1.3 Transmit Error (TXER) The TXER symbol error function for the transmitted frame onto the line is not implemented in this device. ## 3.5.1.4 Transmit Data [3:0] (TXD[3:0]) When TXEN is asserted, TXD[3:0] are the data nibbles accepted by the PHY for transmission. TXD[3:0] is 00 to indicate idle when TXEN is de-asserted. TXD[3:0] transitions synchronously with respect to TXC. ## 3.5.1.5 Receive Clock (RXC) RXC provides the timing reference for RXDV, RXD[3:0], and RXER. - In 10 Mbps mode, RXC is recovered from the line while carrier is active. RXC is derived from the PHY's reference clock when the line is idle, or link is down. - In 100 Mbps mode, RXC is continuously recovered from the line. If link is down, RXC is derived from the PHY's reference clock. When the PHY links at 10 Mbps, RXC is 2.5 MHz. When the PHY links at 100 Mbps, RXC is 25 MHz. ### 3.5.1.6 Receive Data Valid (RXDV) RXDV is driven by the PHY to indicate that the PHY is presenting recovered and decoded nibbles on RXD[3:0]. - In 10 Mbps mode, RXDV is asserted with the first nibble of the SFD (Start of Frame Delimiter), 5Dh, and remains asserted until the end of the frame. - In 100 Mbps mode, RXDV is asserted from the first nibble of the preamble to the last nibble of the frame. RXDV transitions synchronously with respect to RXC. # 3.5.1.7 Receive Data[3:0] (RXD[3:0]) RXD[3:0] transitions synchronously with respect to RXC. For each clock period in which RXDV is asserted, RXD[3:0] transfers a nibble of recovered data from the PHY. ### 3.5.1.8 Receive Error (RXER) RXER is asserted for one or more RXC periods to indicate that a Symbol Error (e.g. a coding error that a PHY is capable of detecting, and that may otherwise be undetectable by the MAC sub-layer) was detected somewhere in the frame presently being transferred from the PHY. RXER transitions synchronously with respect to RXC. ## 3.5.1.9 Carrier Sense (CRS) CRS is asserted and de-asserted as follows: - In 10 Mbps mode, CRS assertion is based on the reception of valid preambles. CRS de-assertion is based upon the reception of an end-of-frame (EOF) marker. - In 100 Mbps mode, CRS is asserted when a start-of-stream delimiter or /J/K symbol pair is detected. CRS is deasserted when an end-of-stream delimiter or /T/R symbol pair is detected. Additionally, the PMA layer de-asserts CRS if IDLE symbols are received without /T/R. #### 3.5.1.10 Carrier Sense (COL) COL is asserted in half-duplex mode whenever the transmitter and receiver are simultaneously active on the line. This informs the MAC that a collision has occurred during its transmission to the PHY. COL is supported only in the 48-pin package option. Therefore the 32-pin package option does not support half duplex. When interfacing the 32-pin device to a MAC with a COL input, that input should be pulled low. # 3.5.2 MII SIGNAL DIAGRAM The KSZ8061MN MII pin connections to the MAC are shown in Figure 3-2. FIGURE 3-2: KSZ8061MN MII INTERFACE # 3.6 Back-to-Back Mode - 100 Mbps Repeater Two KSZ8061MN devices can be connected back-to-back to form a 100BASE-TX to 100BASE-TX repeater. For testing purposes, it can also be used to loopback data on the MII bus by physically connecting the MII receive bus to the MII transmit bus. FIGURE 3-3: KSZ8061MN TO KSZ8061MN BACK-TO-BACK REPEATER FIGURE 3-4: KSZ8061MN BACK-TO-BACK FOR MII BUS LOOPBACK #### 3.6.1 MII BACK-TO-BACK MODE In MII Back-to-Back mode, a KSZ8061MN interfaces with another KSZ8061MN to provide a complete 100 Mbps repeater solution. RXC and TXC are not connected; they are both outputs. The KSZ8061MN devices are configured to MII Back-to-Back mode after power-up or reset with the following: - Strapping pin CONFIG[2:0] set to '110' - A common 25 MHz reference clock connected to XI of both KSZ8061MN devices - MII signals connected as shown in Table 3-2. TABLE 3-2: MII SIGNAL CONNECTION FOR MII BACK-TO-BACK MODE | KSZ8061MN (<br>[Devi | • | KSZ8061MN (100BASE-TX)<br>[Device 1 or 2] | | | |----------------------|----------|-------------------------------------------|----------|--| | Pin Name | Pin Type | Pin Name | Pin Type | | | RXDV | Output | TXEN | Input | | | RXD3 | Output | TXD3 | Input | | | RXD2 | Output | TXD2 | Input | | | RXD1 | Output | TXD1 | Input | | | RXD0 | Output | TXD0 | Input | | | TXEN | Input | RXDV | Output | | | TXD3 | Input | RXD3 | Output | | | TXD2 | Input | RXD2 | Output | | | TXD1 | Input | RXD1 | Output | | | TXD0 | Input | RXD0 | Output | | ### 3.6.2 BACK-TO-BACK MODE AND 10BASE-T If Back-to-Back mode is used and the line interface is operating at 10BASE-T, it is necessary to also set register 18h bit [6]. # 3.7 MII Management (MIIM) Interface The KSZ8061MN supports the IEEE 802.3 MII Management Interface, also known as the Management Data Input/Output (MDIO) Interface. This interface enables an upper-layer device, like a MAC processor, to monitor and control the state of the KSZ8061MN. An external device with MIIM capability is used to read the PHY status and/or configure the PHY settings. Further details on the MIIM interface can be found in Clause 22.2.4 of the IEEE 802.3 specification. The MIIM interface consists of the following: - A physical connection that incorporates the clock line (MDC) and the data line (MDIO). - A specific protocol that operates across the aforementioned physical connection that allows the external controller to communicate with one or more PHY devices. - A set of 16-bit MDIO registers. Supported registers [0:8] are standard registers, and their functions are defined per the IEEE 802.3 Specification. The additional registers are provided for expanded functionality. See the Register Map section for details. The KSZ8061MN supports unique PHY addresses 1 to 7, and broadcast PHY address 0. The broadcast address is defined per the IEEE 802.3 specification, and can be used to write to multiple KSZ8061MN devices simultaneously. The PHYAD[2:0] strapping pins are used to assign a unique PHY address between 0 and 7 to each KSZ8061MN device. Table 3-3 shows the MII Management frame format. TABLE 3-3: MII MANAGEMENT FRAME FORMAT | | | Preamble | Start of Frame | Read/Write<br>OP Code | PHY<br>Address<br>Bits [4:0] | REG<br>Address<br>Bits [4:0] | TA | Data Bits [15:0] | ldle | |---|-------|----------|----------------|-----------------------|------------------------------|------------------------------|----|------------------|------| | | Read | 32 1's | 01 | 10 | 00AAA | RRRRR | Z0 | DDDDDDDD_DDDDDDD | Z | | 1 | Write | 32 1's | 01 | 10 | 00AAA | RRRRR | 10 | DDDDDDDD_DDDDDDD | Z | ## 3.8 LED Output Pins The LED0 and LED1 pins indicate line status and are intended for driving LEDs. Bits [5:4] in register 1Fh allow the definition of these pins to be changed. The KSZ8061MNX and KSZ8061MNG have different default settings. On the KSZ8061MNX, the default function for LED0 is Link Status. The KSZ8061MNX does not have an LED1 pin. On the KSZ8061MNG, the default function for LED0 is Link/Activity and LED1 indicates Link Speed. - · Link Status: The LED indicates that the serial link is up. - Link/Activity: When the link is up but there is no traffic, the LED will be on. When packets are being received or transmitted, the LED will blink. - Activity: The LED blinks when packets are received or transmitted. It is off when there is no activity. - · Speed: When the link is up, the LED is on to indicate a 100BASE-TX link, and is off to indicate a 10BASE-T link. ## 3.9 Interrupt (INTRP) INTRP is an interrupt output signal that may be used to inform the external controller that there has been a status update to the KSZ8061MN PHY register. This eliminates the need for the processor to poll the PHY for status changes such as link up or down. Register 1Bh, bits [15:8] are the interrupt control bits to enable and disable the conditions for asserting the INTRP signal. Register 1Bh, bits [7:0] are the interrupt status bits to indicate which interrupt conditions have occurred. The interrupt status bits are cleared after reading register 1Bh. Register 1Fh, bit [9] sets the interrupt level to active high or active low. The default is active low. #### 3.10 HP Auto MDI/MDI-X HP Auto MDI/MDI-X configuration eliminates the confusion of whether to use a straight cable or a crossover cable between the KSZ8061MN and its link partner. This feature allows the KSZ8061MN to use either type of cable to connect with a link partner that is in either MDI or MDI-X mode. The auto-sense function detects transmit and receive pairs from the link partner and then assigns transmit and receive pairs of the KSZ8061MN accordingly. Auto MDI/MDI-X is initially either enabled or disabled at a hardware reset by strapping the hardware pin (CONFIG[2:0]). Afterwards, it can be enabled or disabled by register 1Fh, bit [13]. When Auto MDI/MDI-X is disabled, serial data is normally transmitted on the pin pair TXP/TXM, and data is received on RXP/RXM. However, this may be reversed by writing to register 1Fh, bit [14]. An isolation transformer with symmetrical transmit and receive data paths is recommended to support Auto MDI/MDI-X. Table 3-4 illustrates how the IEEE 802.3 Standard defines MDI and MDI-X. TABLE 3-4: MDI/MDI-X PIN DEFINITION | MDI | | MDI-X | | | |-----------|--------|-----------|--------|--| | RJ-45 Pin | Signal | RJ-45 Pin | Signal | | | 1 | TX+ | 1 | RX+ | | | 2 | TX- | 2 | RX- | | | 3 | RX+ | 3 | TX+ | | | 6 | RX- | 6 | TX- | | ### 3.10.1 STRAIGHT CABLE A straight cable connects an MDI device to an MDI-X device, or a MDI-X device to a MDI device. Table 3-5 depicts a typical straight cable connection between a NIC card (MDI device) and a switch, or hub (MDI-X device). FIGURE 3-5: TYPICAL STRAIGHT CABLE CONNECTION #### 3.10.2 CROSSOVER CABLE A crossover cable connects an MDI device to another MDI device, or an MDI-X device to another MDI-X device. Figure 3-6 depicts a typical crossover cable connection between two switches or hubs (two MDI-X devices). FIGURE 3-6: TYPICAL CROSSOVER CABLE CONNECTION # 3.11 Loopback Modes The KSZ8061MN supports the following loopback operations to verify analog and/or digital data paths. - · Local (Digital) Loopback - · Remote (Analog) Loopback ### 3.11.1 LOCAL (DIGITAL) LOOPBACK MODE This loopback mode is a diagnostic mode for checking the MII transmit and receive data paths between KSZ8061MN and external MAC, and is supported for both speeds (10/100 Mbps) at full-duplex. The loopback data path is shown in Figure 3-7. - MII MAC transmits frames to KSZ8061MN. - 2. Frames are wrapped around inside KSZ8061MN. - 3. KSZ8061MN transmits frames back to MII MAC. FIGURE 3-7: LOCAL (DIGITAL) LOOPBACK The following programming steps and register settings are used for Local Loopback mode. For 10/100 Mbps loopback, - 1. Set Register 0h, - •Bit [14] = 1 // Enable Local Loopback mode - •Bit [13] = 0/1 // Select 10 Mbps/100 Mbps speed - •Bit [12] = 0 // Disable Auto-Negotiation - •Bit [8] = 1 // Select full-duplex mode - 2. Set Register 1Ch, - •Bit [5] = 1 # 3.11.2 REMOTE (ANALOG) LOOPBACK This loopback mode checks the line (differential pairs, transformer, RJ-45 connector, Ethernet cable) transmit and receive data paths between KSZ8061MN and its link partner, and is supported for 100BASE-TX full-duplex mode only. The loopback data path is shown in the following Figure 3-8. - 1. Fast Ethernet (100BASE-TX) PHY Link Partner transmits frames to KSZ8061MN. - 2. Frames are wrapped around inside KSZ8061MN. - 3. KSZ8061MN transmits frames back to Fast Ethernet (100BASE-TX) PHY Link Partner. FIGURE 3-8: REMOTE (ANALOG) LOOPBACK The following programming steps and register settings are used for Remote Loopback mode. - 1. Set Register 0h. - •Bit [13] = 1 // Select 100 Mbps speed - •Bit [12] = 0 // Disable Auto-Negotiation - •Bit [8] = 1 // Select full-duplex mode Or just simply auto-negotiate and link up at 100BASE-TX full-duplex mode with link partner - 2. Set Register 1Fh, - •Bit [2] = 1 // Enable Remote Loopback mode # 3.12 LinkMD<sup>®</sup> Cable Diagnostics The LinkMD<sup>®</sup> function utilizes time domain reflectometry (TDR) to analyze the cabling plant for common cabling problems, such as open circuits, short circuits, and impedance mismatches. LinkMD works by sending a pulse of known amplitude and duration down the MDI or MDI-X pair, and then analyzing the shape of the reflected signal to determine the type of fault. The time duration for the reflected signal to return provides the approximate distance to the cabling fault. The LinkMD function processes this TDR information and presents it as a numerical value that can be translated to a cable distance. LinkMD is initiated by accessing the LinkMD Control/Status Register (register 1Dh) and the PHY Control 2 Register (register 1Fh). The latter register is used to disable auto MDI/MDI-X and to select either MDI or MDI-X as the cable differential pair for testing. A two-step process is used to analyze the cable. The first step uses a small pulse (for short cables), while the second step uses a larger pulse (for long cables). The steps are shown here: #### For short cables: - 1. Write MMD address 1Bh, register 0, bits [7:4] = 0x2. Note that this is the power-up default value. - 2. Write register 13h, bit [15] = 0. Note that this is the power-up default value. - 3. Write register 1Fh. Disable auto MDI/MDI-X in bit [13], and select either MDI or MDI-X in bit [14] to specify the twisted pair to test. - 4. Write register 1Dh bit [15] to initiate the LinkMD test. - 5. Read register 1Dh to determine the result of the first step. Bit [15] = 0 indicates that the test is complete. After that, the result is read in bits [14:12]. Remember the result. #### For long cables: - 1. Write MMD address 1Bh, register 0, bits [7:4] = 0x7. - 2. Write register 13h, bit [15] = 1. - 3. Write register 1Dh bit [15] to initiate the LinkMD test. - 4. Read register 1Dh to determine the result of the first step. Bit [15] = 0 indicates that the test is complete. After that, the result is read in bits [14:12]. If either test reveals a short, then there is a short. If either test reveals an open, then there is an open. If both tests indicate normal, then the cable is normal. # 3.13 LinkMD®+ Enhanced Diagnostics: Receive Signal Quality Indicator The KSZ8061MN provides a receive Signal Quality Indicator (SQI) feature that indicates the relative quality of the 100BASE-TX receive signal. It approximates a signal-to-noise ratio, and is affected by cable length, cable quality, and coupled of environmental noise. The raw SQI value is available for reading at any time from indirect register: MMD 1Ch, register ACh, bits [14:8]. A lower value indicates better signal quality, while a higher value indicates worse signal quality. Even in a stable configuration in a low-noise environment, the value read from this register may vary. The value should therefore be averaged by taking multiple readings. The update interval of the SQI register is $2 \mu s$ , so measurements taken more frequently than $2 \mu s$ will be redundant. In a quiet environment, six to ten readings are suggested for averaging. In a noisy environment, individual readings are unreliable, so a minimum of thirty readings are suggested for averaging. The SQI circuit does not include any hysteresis. Table 3-5 lists typical SQI values for various CAT5 cable lengths when linked to a typical 100BASE-TX device in a quiet environment. In a noisy environment or during immunity testing, the SQI value will increase. TABLE 3-5: TYPICAL SQI VALUES | CAT5 Cable Length | Typical SQI Value (MMD 1Ch, Register ACh, Bits [14:8] | | |-------------------|-------------------------------------------------------|--| | 10m | 2 | | | 30m | 2 | | | 50m | 3 | | | 80m | 3 | | | 100m | 4 | | | 130m | 5 | | # 3.14 NAND Tree Support The KSZ8061MN provides parametric NAND tree support for fault detection between chip I/Os and board. The NAND tree is a chain of nested NAND gates in which each KSZ8061MN digital I/O (NAND tree input) pin is an input to one NAND gate along the chain. At the end of the chain, the CRS pin provides the output for the next NAND gates. The NAND tree test process includes: - · Enabling NAND tree mode - · Pulling all NAND tree input pins high - · Driving low each NAND tree input pin sequentially per the NAND tree pin order - Checking the NAND tree output to ensure there is a toggle high-to-low or low-to-high for each NAND tree input driven low Table 3-6 and Table 3-7 list the NAND tree pin order. TABLE 3-6: KSZ8061MNX NAND TREE TEST PIN ORDER | Pin Number | Pin Name | NAND Tree Description | |------------|----------|-----------------------| | 10 | MDIO | Input | | 11 | MDC | Input | | 12 | RXER | Input | | 13 | RXDV | Input | | 14 | RXD3 | Input | | 16 | RXD2 | Input | | 17 | RXD1 | Input | | 18 | RXD0 | Input | | 19 | RXC | Input | | 20 | TXC | Input | | 21 | TXEN | Input | | 22 | TXD0 | Input | | 23 | TXD1 | Input | | 24 | LED0 | Input | | 25 | TXD2 | Input | | 26 | TXD3 | Input | | 29 | INTRP | Input | | 27 | CRS | Output | TABLE 3-7: KSZ8061MNG NAND TREE TEST PIN ORDER | Pin Number | Pin Name | NAND Tree Description | |------------|----------|-----------------------| | 15 | COL | Input | | 16 | MDIO | Input | | 17 | MDC | Input | | 18 | RXER | Input | | 19 | RXDV | Input | | 20 | RXD3 | Input | | 23 | RXD2 | Input | | 24 | RXD1 | Input | | 25 | RXD0 | Input | | 26 | RXC | Input | | 29 | TXC | Input | | 30 | TXEN | Input | | 31 | TXD0 | Input | | 32 | TXD1 | Input | | 34 | TXER | Input | | 35 | TXD2 | Input | | 37 | TXD3 | Input | | 39 | LED0 | Input | | 40 | LED1 | Input | | 44 | INTRP | Input | | 38 | CRS | Output | #### 3.14.1 NAND TREE I/O TESTING The following procedure can be used to check for faults on the KSZ8061MN digital I/O pin connections to the board: - 1. Enable NAND tree mode by INTRP pin strapping option. - 2. Use board logic to drive all KSZ8061MN NAND tree input pins high. - 3. Use board logic to drive each NAND tree input pin, per KSZ8061MN NAND tree pin order, as follows: - a. Toggle the first pin (MDIO) from high to low, and verify the CRS pin switch from high to low to indicate that the first pin is connected properly. - b. Leave the first pin (MDIO) low. - c. Toggle the second pin (MDC) from high to low, and verify the CRS pin switch from low to high to indicate that the second pin is connected properly. - d. Leave the first pin (MDIO) and the second pin (MDC) low. - e. Toggle the third pin (RXD3) from high to low, and verify the CRS pin switch from high to low to indicate that the third pin is connected properly. - f. Continue with this sequence until all KSZ8061MN NAND tree input pins have been toggled Each KSZ8061MN NAND tree input pin must cause the CRS output pin to toggle high-to-low or low-to-high to indicate a good connection. If the CRS pin fails to toggle when the KSZ8061MN input pin toggles from high to low, the input pin has a fault. ## 3.15 Power Management The KSZ8061MN offers the following power management modes which are enabled and disabled by register control. #### 3.15.1 POWER SAVING MODE Power saving mode is used to reduce the transceiver power consumption when the cable is unplugged. This mode does not interfere with normal device operation. It is enabled by writing a one to register 1Fh, bit [10], and is in effect when auto-negotiation mode is enabled and cable is disconnected (no link). In this mode, the KSZ8061MN shuts down all transceiver blocks except for the transmitter, energy detect, and PLL circuits. By default, power saving mode is disabled after power-up. #### 3.15.2 ENERGY DETECT POWER DOWN MODE Energy detect power down (EDPD) mode is used to further reduce the transceiver power consumption when the cable is unplugged, relative to power saving mode. This mode does not interfere with normal device operation. It is enabled by writing a zero to register 18h, bit [11], and is in effect when auto-negotiation mode is enabled and cable is disconnected (no link). EDPD mode can be optionally enhanced with a PLL Off feature, which turns off all KSZ8061MN transceiver blocks, except for transmitter and energy detect circuits. PLL Off is set by writing a one to register 10h, bit [4]. Further power reduction is achieved by extending the time interval in between transmissions of link pulses while in this mode. The periodic transmission of link pulses is needed to ensure two link partners in the same low power state and with auto MDI/MDI-X disabled can wake up when the cable is connected between them. By default, energy detect power down mode is disabled after power-up. #### 3.15.3 POWER DOWN MODE Power down mode is used to power down the KSZ8061MN when it is not in use after power-up. It is enabled by writing a one to register 0h, bit [11]. In this mode, the KSZ8061MN disables all internal functions except the MII management interface. The KSZ8061MN exits (disables) power down mode after register 0h, bit [11] is set back to zero. #### 3.15.4 SLOW OSCILLATOR MODE Slow oscillator mode is used to disconnect the input reference crystal/clock on XI (pin 1) and select the on-chip slow oscillator when the KSZ8061MN is not in use after power-up. It is enabled by writing a one to register 11h, bit [6]. Slow oscillator mode works in conjunction with power down mode to put the KSZ8061MN into a lower power state with all internal functions disabled, except for the MII management interface. To properly exit this mode and return to normal PHY operation, use the following programming sequence: - Disable slow oscillator mode by writing a zero to register 11h, bit [6]. - 2. Disable power down mode by writing a zero to register 0h, bit [11]. - 3. Initiate software reset by writing a one to register 0h, bit [15]. #### 3.15.5 ULTRA-DEEP SLEEP MODE Ultra-Deep Sleep mode is used to achieve the lowest possible power consumption while retaining the ability to detect activity on the Tx/Rx cable pairs, and is intended for achieving negligible battery drain during long periods of inactivity. It is controlled by several register bits. Ultra-Deep Sleep mode may be entered by writing to a register, or it may be initiated automatically when signal detect (SIGDET) is de-asserted. Details are given in the Signal Detect (SIGDET) and Ultra-Deep Sleep Mode section. In Ultra-Deep Sleep mode, the KSZ8061MN disables all internal functions and I/Os except for the ultra-low power signal detect circuit and the signal detect pin (SIGDET), which are powered by VDDIO. For the lowest power consumption, the 1.2V supply (VDDL and AVDDL) may be turned off externally. A hardware reset is required to exit Ultra-Deep Sleep mode. #### 3.15.6 NON-VOLATILE REGISTERS Most of the logic circuitry of the KSZ8061MN, including the status and control registers, is powered by the 1.2V supply. When the 1.2V supply is turned off in Ultra-Deep Sleep mode, the content of the registers is lost. Because of the importance of register 14h and bit [0] of register 13h, which control the various power modes, these bits are duplicated in a logic block powered by the 3.3V supply. These register bits are therefore "non-volatile" while in Ultra-Deep Sleep mode. To access the non-volatile (3.3V) registers, bit [4] of register 14h must first be set. Otherwise, writes to these registers will modify only the volatile versions of these registers and not the non-volatile versions. # 3.16 Signal Detect (SIGDET) and Ultra-Deep Sleep Mode SIGDET is an output signal which may be used for power reduction, either by directly turning off selected power or by signaling to a host controller when no signal is detected on the line interface. It is asserted when sufficient energy is detected on either of the differential pairs, and is de-asserted when cable energy is not detected. The signal detection circuit consumes almost no power from the VDDIO supply, and does not use the 1.2V supply at all. Ultra-Deep Sleep mode may be entered either automatically in unison with the Signal Detect signal (automatic method), or manually by setting a register bit (CPU control method). The signal detect feature and Ultra-Deep Sleep mode are controlled via multiple bits in register 14h: - Register 14h, bit [6] Ultra-Deep Sleep method: either automatic or CPU control. - Register 14h, bit [5] Manually enter Ultra-Deep Sleep mode when CPU control method is selected. - Register 14h, bit [4] Enable R/W access to non-volatile versions of register 14h and bits [9:8] and [1:0] of register 13h. Set this bit when bit [3] is set. - Register 14h, bit [3] Enable Ultra-Deep Sleep mode and SIGDET - · Register 14h, bit [1] Extend timing for SIGDET de-assertion and entry into Ultra-Deep Sleep mode - · Register 14h, bit [0] SIGDET output polarity # 3.16.1 CPU CONTROL METHOD (MIIM INTERFACE) In the CPU control method, the KSZ8061MN drives SIGDET signal to the CPU. SIGDET defaults to force high, in order to not interfere with PHY initialization by the CPU. At power-on, the KSZ8061MN drives SIGDET high, without consideration of cable energy level. During initialization, the CPU writes data 0x0058 to register 14h. - Bit [4] enables access to the non-volatile copy of register 14h. - Enable Ultra-Deep Sleep mode and SIGDET by setting register 14h, bit [3]. - Automatic Ultra-Deep Sleep functionality is disabled by setting register 14h, bit [6]. SIGDET is now enabled and will change state as cable energy changes. Typically, in response to the de-assertion of SIGDET, the CPU puts KSZ8061MN into Ultra-Deep Sleep mode by setting register 14h, bit [5]. To further reduce power, the CPU may disable the 1.2V supply to the KSZ8061MN. The KSZ8061MN will assert SIGDET when energy is detected on the cable. To activate the KSZ8061MN, the CPU enables the 1.2V supply and asserts hardware reset (RESET#) to the KSZ8061MN. Because the KSZ8061MN has been completely reset, the registers must also be re-initialized. Alternatively, it is possible to maintain register access during Ultra-Deep Sleep mode by preserving the 1.2V power supply and setting register 13h, bit [0] to enable slow oscillator mode. Ultra-Deep Sleep mode can then be exited by writing to register 14h. The 1.2V supply results in increased power consumption. #### 3.16.2 AUTOMATIC ULTRA-DEEP SLEEP METHOD The board may be designed such that the KSZ8061MN SIGDET signal enables the 1.2V power supply to KSZ8061MN. At power-on, the KSZ8061MN drives SIGDET high, without consideration of cable energy level. During initialization, CPU writes data 0x001A or 0x0018 to register 14h. - · Bit [4] enables access to the non-volatile copy of register 14h. - Enable Ultra-Deep Sleep mode and SIGDET by setting register 14h, bit [3]. - · Automatic Ultra-Deep Sleep functionality is enabled by clearing register 14h, bit [6]. - SIGDET timing bit [1] must be set unless the link partner is not using auto-negotiation, auto-MDI/MDI-X is disabled, and link is at 100 Mbps. When the KSZ8061MN detects signal loss, it automatically enters Ultra-Deep Sleep mode and de-asserts SIGDET. SIGDET may be used to disable the 1.2V supply. When the KSZ8061MN detects a signal, it asserts SIGDET (which enables the 1.2V supply) and automatically wakes up. SIGDET may be used to wake up the CPU, which then re-initializes the KSZ8061MN. Alternatively, a hardware reset (RESET#) will bring the KSZ8061MN out of Ultra-Deep Sleep mode. Note that the contents of register 14h and bits [9:8] and [1:0] of register 13h are preserved during Ultra-Deep Sleep mode, but are lost during hardware reset. ## 3.17 Reference Circuit for Power and Ground Connections The KSZ8061MNX and KSZ8061MNG require a minimum of two supply voltages. 1.2V is required for VDDL and AVDDL. 3.3V is required for VDDIO and AVDDH. Optionally, VDDIO may be operated at 2.5V or 1.8V. FIGURE 3-9: KSZ8061MNX POWER AND GROUND CONNECTIONS ## FIGURE 3-10: KSZ8061MNG POWER AND GROUND CONNECTIONS ## 4.0 REGISTER DESCRIPTIONS This chapter describes the various control and status registers (CSRs). All registers follow the IEEE 802.3 (clause 22.2.4) management register set. All functionality and bit definitions comply with these standards. The IEEE 802.3 specified register index (in decimal) is included with each register definition, allowing for addressing of these registers via the Serial Management Interface (SMI) protocol. # 4.1 Register Map The register space within the KSZ8061MN consists of two distinct areas. - · Standard registers // Direct register access - · MDIO Manageable device (MMD) registers // Indirect register access TABLE 4-1: STANDARD REGISTERS | Register Number (hex) | Description | |---------------------------|-------------------------------------------------| | IEEE-Defined Registers | | | 0h | Basic Control | | 1h | Basic Status | | 2h | PHY Identifier 1 | | 3h | PHY Identifier 2 | | 4h | Auto-Negotiation Advertisement | | 5h | Auto-Negotiation Link Partner Ability | | 6h | Auto-Negotiation Expansion | | 7h | Auto-Negotiation Next Page | | 8h | Auto-Negotiation Link Partner Next Page Ability | | 9h - Ch | Reserved | | Dh | MMD Access Control Register | | Eh | MMD Access Address Data Register | | Fh | Reserved | | Vendor-Specific Registers | | | 10h | Digital Control | | 11h | AFE Control 0 | | 12h | AFE Control 1 | | 13h | AFE Control 2 | | 14h | AFE Control 3 | | 15h | RXER Counter | | 16h | Operation Mode | | 17h | Operation Mode Strap Status | | 18h | Expanded Control | | 19h - 1Ah | Reserved | | 1Bh | Interrupt Control/Status | | 1Ch | Function Control | | 1Dh | LinkMD® Control/Status | | 1Eh | PHY Control 1 | | 1Fh | PHY Control 2 | The KSZ8061MN supports the following MMD device addresses and their associated register addresses, which make up the indirect MMD registers. TABLE 4-2: MMD REGISTERS | Device Address (hex) | Register Address (hex) | Description | |----------------------|------------------------|----------------| | 7h | 3Ch | Reserved | | | 3Dh | Reserved | | 1Bh | 0h | AFED Control | | 1Ch | ACh | Signal Quality | # 4.2 Standard Registers Standard registers provide direct read/write access to a 32-register address space, as defined in Clause 22 of the IEEE 802.3 standard. Within this address space, the first 16 registers (0h to Fh) are defined according to the IEEE specification, while the remaining 16 registers (10h to 1Fh) are defined specific to the PHY vendor. TABLE 4-3: STANDARD REGISTER DESCRIPTION | Address | Name | Description | Mode<br>Note 4-1 | Default | |-------------|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------------------------------------------------------------------| | Register 0h | - Basic Contro | l | | | | 0.15 | Reset | 1 = Software reset<br>0 = Normal operation<br>This bit is self-cleared after a '1' is written to it. | RW/SC | 0 | | 0.14 | Loopback | 1 = Loopback mode (MII TX to MII RX. Line side is disconnected.) 0 = Normal operation Loopback must be enabled both here and in register 1Ch. | RW | 0 | | 0.13 | Speed Select | 1 = 100 Mbps 0 = 10 Mbps This bit is ignored if auto-negotiation is enabled (register 0.12 = 1). At reset, this bit is set by strapping in pin 40 of the 48-pin device. (The 32-pin device has no strapping option for speed; this bit default is 1.) After reset, this bit may be overwritten. | RW | 1 | | 0.12 | Auto-<br>Negotiation<br>Enable | 1 = Enable auto-negotiation process 0 = Disable auto-negotiation process If enabled, auto-negotiation result overrides settings in register 0.13 and 0.8. | RW | Set by AUTONEG<br>strapping pin.<br>See Table 2-2 for<br>details. | | 0.11 | Power Down | 1 = Power down mode 0 = Normal operation If software reset (register 0.15) is used to exit Power Down mode (register 0.11 = 1), two software reset writes (register 0.15 = 1) are required. First write clears Power Down mode; second write resets chip and re-latches the pin strapping pin values. | RW | 0 | | 0.10 | Isolate | 1 = Electrical isolation of PHY from MII<br>0 = Normal operation | RW | 0 | | 0.9 | Restart Auto-<br>Negotiation | 1 = Restart auto-negotiation process 0 = Normal operation. This bit is self-cleared after a '1' is written to it. | RW/SC | 0 | TABLE 4-3: STANDARD REGISTER DESCRIPTION (CONTINUED) | Address | Name | Description | Mode<br>Note 4-1 | Default | |-------------|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------| | 0.8 | Duplex Mode | 1 = Full-duplex 0 = Half-duplex At reset, the duplex mode is set by strapping in pin 25 of the 48-pin device. This bit value is the inverse of the strapping input. (The 32-pin device has no strapping option for duplex mode.) After reset, this bit may be overwritten. | RW | 1 | | 0.7 | Collision Test | 1 = Enable COL test<br>0 = Disable COL test<br>Note: COL is not supported in the 32-pin package. | RW | 0 | | 0.6:0 | Reserved | | RO | 000_0000 | | Register 1h | - Basic Status | | | | | 1.15 | 100BASE-T4 | 1 = T4 capable<br>0 = Not T4 capable | RO | 0 | | 1.14 | 100BASE-TX<br>Full-Duplex | 1 = Capable of 100 Mbps full-duplex<br>0 = Not capable of 100 Mbps full-duplex | RO | 1 | | 1.13 | 100BASE-TX<br>Half-Duplex | 1 = Capable of 100 Mbps half-duplex<br>0 = Not capable of 100 Mbps half-duplex | RO | 1 | | 1.12 | 10BASE-T<br>Full-Duplex | 1 = Capable of 10 Mbps full-duplex<br>0 = Not capable of 10 Mbps full-duplex | RO | 1 | | 1.11 | 10BASE-T<br>Half-Duplex | 1 = Capable of 10 Mbps half-duplex<br>0 = Not capable of 10 Mbps half-duplex | RO | 1 | | 1.10:7 | Reserved | | RO | 000_0 | | 1.6 | No Preamble | 1 = Preamble suppression acceptable<br>0 = Normal preamble required | RW | 1 | | 1.5 | Auto-<br>Negotiation<br>Complete | 1 = Auto-negotiation process completed<br>0 = Auto-negotiation process not completed | RO | 0 | | 1.4 | Remote Fault | 1 = Remote fault<br>0 = No remote fault | RO/LH | 0 | | 1.3 | Auto-<br>Negotiation<br>Ability | 1 = Capable to perform auto-negotiation<br>0 = Not capable to perform auto-negotiation | RO | 1 | | 1.2 | Link Status | 1 = Link is up<br>0 = Link is down | RO/LL | 0 | | 1.1 | Jabber<br>Detect | 1 = Jabber detected<br>0 = Jabber not detected (default is low) | RO/LH | 0 | | 1.0 | Extended Capability | 1 = Supports extended capabilities registers | RO | 1 | | Register 2h | - PHY Identifie | r1 | | | | 2.15:0 | PHY ID<br>Number | Assigned to the 3rd through 18th bits of the Organizationally Unique Identifier (OUI). Kendin Communication's OUI is 0010A1 (hex) | RO | 0022h | | Register 3h | - PHY Identifie | r 2 | | | | 3.15:10 | PHY ID<br>Number | Assigned to the 19th through 24th bits of the Organizationally Unique Identifier (OUI). Kendin Communication's OUI is 0010A1 (hex) | RO | 0001_01 | | 3.9:4 | Model<br>Number | Six bit manufacturer's model number | RO | 01_0111 | TABLE 4-3: STANDARD REGISTER DESCRIPTION (CONTINUED) | Address | Name | Description | Mode<br>Note 4-1 | Default | |-------------|---------------------------|-------------------------------------------------------------------------------------------------------------|------------------|----------------------------| | 3.3:0 | Revision<br>Number | Four bit manufacturer's revision number | RO | Indicates silicon revision | | Register 4h | - Auto-Negotia | ntion Advertisement | | | | 4.15 | Next Page | 1 = Next page capable<br>0 = No next page capability | RW | 1 | | 4.14 | Reserved | | RO | 0 | | 4.13 | Remote Fault | 1 = Remote fault supported<br>0 = No remote fault | RW | 0 | | 4.12 | Reserved | | RO | 0 | | 4.11:10 | Pause | [00] = No PAUSE<br>[10] = Asymmetric PAUSE<br>[01] = Symmetric PAUSE<br>[11] = Asymmetric & Symmetric PAUSE | RW | 00 | | 4.9 | 100BASE-T4 | 1 = T4 capable<br>0 = No T4 capability | RO | 0 | | 4.8 | 100BASE-TX<br>Full-Duplex | 1 = 100 Mbps full-duplex capable<br>0 = No 100 Mbps full-duplex capability | RW | 1 | | 4.7 | 100BASE-TX<br>Half-Duplex | 1 = 100 Mbps half-duplex capable<br>0 = No 100 Mbps half-duplex capability | RW | 1 | | 4.6 | 10BASE-T<br>Full-Duplex | 1 = 10 Mbps full-duplex capable<br>0 = No 10 Mbps full-duplex capability | RW | 1 | | 4.5 | 10BASE-T<br>Half-Duplex | 1 = 10 Mbps half-duplex capable<br>0 = No 10 Mbps half-duplex capability | RW | 1 | | 4.4:0 | Selector<br>Field | [00001] = IEEE 802.3 | RW | 0_0001 | | Register 5h | - Auto-Negotia | tion Link Partner Ability | | | | 5.15 | Next Page | 1 = Next page capable<br>0 = No next page capability | RO | 0 | | 5.14 | Acknowledge | 1 = Link code word received from partner<br>0 = Link code word not yet received | RO | 0 | | 5.13 | Remote Fault | 1 = Remote fault detected<br>0 = No remote fault | RO | 0 | | 5.12 | Reserved | | RO | 0 | | 5.11:10 | Pause | [00] = No PAUSE<br>[10] = Asymmetric PAUSE<br>[01] = Symmetric PAUSE<br>[11] = Asymmetric & Symmetric PAUSE | RO | 00 | | 5.9 | 100BASE-T4 | 1 = T4 capable<br>0 = No T4 capability | RO | 0 | | 5.8 | 100BASE-TX<br>Full-Duplex | 1 = 100 Mbps full-duplex capable<br>0 = No 100 Mbps full-duplex capability | RO | 0 | | 5.7 | 100BASE-TX<br>Half-Duplex | 1 = 100 Mbps half-duplex capable<br>0 = No 100 Mbps half-duplex capability | RO | 0 | | 5.5 | 10BASE-T<br>Full-Duplex | 1 = 10 Mbps full-duplex capable<br>0 = No 10 Mbps full-duplex capability | RO | 0 | | 5.5 | 10BASE-T<br>Half-Duplex | 1 = 10 Mbps half-duplex capable<br>0 = No 10 Mbps half-duplex capability | RO | 0 | | 5.4:0 | Selector<br>Field | [00001] = IEEE 802.3 | RO | 0_0001 | TABLE 4-3: STANDARD REGISTER DESCRIPTION (CONTINUED) | Address | Name | Description | Mode<br>Note 4-1 | Default | |-------------|--------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|------------------|---------------| | Register 6h | - Auto-Negotia | ation Expansion | | | | 6.15:5 | Reserved | | RO | 0000_0000_000 | | 6.4 | Parallel<br>Detection<br>Fault | 1 = Fault detected by parallel detection<br>0 = No fault detected by parallel detection | RO/LH | 0 | | 6.3 | Link Partner<br>Next Page<br>Able | 1 = Link partner has next page capability 0 = Link partner does not have next page capability | RO | 0 | | 6.2 | Next Page<br>Able | 1 = Local device has next page capability 0 = Local device does not have next page capability | RO | 1 | | 6.1 | Page<br>Received | 1 = New page received<br>0 = New page not received yet | RO/LH | 0 | | 6.0 | Link Partner<br>Auto-Negoti-<br>ation Able | 1 = Link partner has auto-negotiation capability<br>0 = Link partner does not have auto-negotiation<br>capability | RO | 0 | | Register 7h | - Auto-Negotia | ation Next Page | | | | 7.15 | Next Page | 1 = Additional next page(s) will follow<br>0 = Last page | RW | 0 | | 7.14 | Reserved | | RO | 0 | | 7.13 | Message<br>Page | 1 = Message page<br>0 = Unformatted page | RW | 1 | | 7.12 | Acknowl-<br>edge2 | 1 = Will comply with message<br>0 = Cannot comply with message | RW | 0 | | 7.11 | Toggle | 1 = Previous value of the transmitted link code<br>word equaled logic one<br>0 = Logic zero | RO | 0 | | 7.10:0 | Message<br>Field | 11-bit wide field to encode 2048 messages | RW | 000_0000_0001 | | Register 8h | - Link Partner | Next Page Ability | | | | 8.15 | Next Page | 1 = Additional Next Page(s) will follow<br>0 = Last page | RO | 0 | | 8.14 | Acknowledge | 1 = Successful receipt of link word<br>0 = No successful receipt of link word | RO | 0 | | 8.13 | Message<br>Page | 1 = Message page<br>0 = Unformatted page | RO | 0 | | 8.12 | Acknowl-<br>edge2 | 1 = Able to act on the information<br>0 = Not able to act on the information | RO | 0 | | 8.11 | Toggle | 1 = Previous value of transmitted link code word equal to logic zero 0 = Previous value of transmitted link code word equal to logic one | RO | 0 | | 8.10:0 | Message<br>Field | | RO | 000_0000_0000 | | Register Dh | - MMD Access | s Control Register | | | | D.15:14 | Function | 00 = address 01 = data, no post increment 10 = data, post increment on reads and writes 11 = data, post increment on writes only | RW | 00 | TABLE 4-3: STANDARD REGISTER DESCRIPTION (CONTINUED) | Address | Name | Description | Mode<br>Note 4-1 | Default | |--------------|---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------------------------| | D.13:5 | Reserved | Write as 0, ignore on read | RW | 00_0000_000 | | D.4:0 | DEVAD | Device address | RW | | | Register Eh | - MMD Access | s Address Data Register | | | | E.15:0 | Address<br>Data | If D.15:14 = 00, this is MMD DEVAD's address register. Otherwise, this is MMD DEVAD's data register as indicated by the contents of its address register. | RW | 0000_0000_0000_00<br>00 | | Register 10 | h - Digital Con | trol Register | | | | 10.15:5 | Reserved | | RW | 0000_0000_000 | | 10.4 | PLL off in<br>EDPD Mode | This mode may optionally be combined with EDPD mode for additional power reduction. 1 = PLL is off in EDPD mode 0 = PLL is on in EDPD mode | RW | 0 | | 10.3:0 | Reserved | | RW | 0000 | | Register 11I | h - AFE Contro | I 0 Register | | • | | 11.15:7 | Reserved | | RW | 0000 0000 0 | | 11.6 | Slow<br>Oscillator<br>Mode | This mode substitutes the 25 MHz clock with a slow oscillator clock, to save oscillator power during power down. 1 = Slow Oscillator mode enabled 0 = Slow Oscillator mode disabled | RW | 0 | | 11.5:0 | Reserved | | RW | 00_0000 | | 12.15:12 | 100BT amplitude | Trim 100BT TX amplitude Sequence of values: 1000 = maximum amplitude 1001 1010 1011 1100 1101 1110 1111 0000 = default 0001 0010 0011 0100 0101 | RW | 0000 | | | | 0110<br>0111 = minimum amplitude | | | | 12.11:0 | Reserved | | RW | 0000_0000_0000 | | | h - AFE Contro | | | 1 | | 13.15 | LinkMD<br>Detector<br>Threshold | Sets the threshold for the LinkMD pulse detector. Use high threshold with the large LinkMD pulse, and the low threshold with the small LinkMD pulse. Also see MMD address 1Bh, register 0h bits [7:4]. 1 = Enable high threshold comparator 0 = Disable high threshold comparator | RW | 0 | TABLE 4-3: STANDARD REGISTER DESCRIPTION (CONTINUED) | Address | Name | Description | Mode<br>Note 4-1 | Default | |-------------|------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------------------| | 13.14:1 | Reserved | | RW | 000_0000_0000_000 | | 13.0 | Slow<br>Oscillator<br>Mode for<br>Ultra-Deep<br>Sleep Mode | This mode substitutes the 25 MHz clock with a slow oscillator clock, to save oscillator power if register access is required during Ultra-Deep Sleep mode. Note that the 1.2V supply is required if this mode is used. 1 = Slow Oscillator mode enabled 0 = Slow Oscillator mode disabled | RW | 0 | | Register 14 | h - AFE Contro | l 3 Register | | | | 14.15:7 | Reserved | | RW | 0000_0000_0 | | 14.6 | Ultra-Deep<br>Sleep<br>Method | 1 = CPU Control method. Entry into Ultra-Deep<br>Sleep mode determined by value of register bit<br>14.5<br>0 = Automatic method. Enter into Ultra-Deep Sleep<br>mode automatically when no cable energy is<br>detected | RW | 0 | | 14.5 | Manual Ultra-<br>Deep Sleep<br>Mode | 1 = Enter into Ultra-Deep Sleep mode 0 = Normal operation This bit is used to enter Ultra-Deep Sleep mode when the CPU Control method is selected in bit 14.6. To exit Ultra-Deep Sleep mode, a hardware reset is required. | RW | 0 | | 14.4 | NV Register<br>Access | 1 = Enable non-volatile copy of register 14h and bits [9:8] and [1:0] of register 13h 0 = Disable access to non-volatile registers When Ultra-Deep Sleep mode is enabled, this bit must be set to 1. | RW | 0 | | 14.3 | Ultra-Deep<br>Sleep Mode<br>and SIGDET<br>Enable | 1 = Ultra-Deep Sleep mode is not enabled (but not necessarily entered), and SIGDET indicates cable energy detected 0 = Ultra-Deep Sleep mode is disabled, and SIGDET output signal is forced true. | RW | 0 | | 14.2 | Disable RX<br>Internal<br>Termination | 1 = Disable RX internal termination 0 = Enable RX internal termination [Has no effect on TX internal termination.] | RW | 0 | | 14.1 | Signal Detect<br>De-assertion<br>Timing Delay | When Ultra-Deep Sleep mode is enabled, this bit determines the delay from loss of cable energy to de-assertion of SIGDET. When automatic method is selected for Ultra-Deep Sleep mode, this delay also applies to powering down. 1 = Increased delay. This setting is required to allow automatic exiting of Ultra-Deep Sleep mode (automatic method) if the link partner auto-negotiation is enabled, if auto-MDI/MDI-X is enabled, or if linking at 10BASE-T. 0 = Minimum delay. When using the Automatic method for Ultra-Deep Sleep, use this setting only if the link partner's auto-negotiation is disabled, auto-MDI/MDI-X is disabled, and linking is at 100BASE-TX. This setting may also be used for CPU Control method. | RW | 0 | | 14.0 | Signal Detect<br>Polarity | 1 = SIGDET is active low (low = signal detected) 0 = SIGDET is active high (high = signal detected) | RW | 0 | TABLE 4-3: STANDARD REGISTER DESCRIPTION (CONTINUED) | Address | Name | Description | Mode<br>Note 4-1 | Default | |-------------|------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----------------------------| | Register 15 | h - RXER Coun | iter | | | | 15.15:0 | RXER<br>Counter | Receive error counter for symbol error frames | RO/SC | 0000h | | Register 16 | h - Operation N | Mode | | | | 16.15:13 | Reserved | | RW | 000 | | 16.12 | QWF disable | 1 = Disable Quiet-WIRE Filtering 0 = Enable Quiet-WIRE Filtering | RW | Strapping input at RXER pin | | 16.11:0 | Reserved | | RW | 0000_0000_0000 | | Register 17 | h - Operation N | Mode Strap Status | | | | 17.15:13 | PHYAD[2:0]<br>strap-in<br>status | [000] = Strap to PHY Address 0<br>[001] = Strap to PHY Address 1<br>[010] = Strap to PHY Address 2<br>[011] = Strap to PHY Address 3<br>[100] = Strap to PHY Address 4<br>[101] = Strap to PHY Address 5<br>[110] = Strap to PHY Address 6<br>[111] = Strap to PHY Address 7 | RO | | | 17.12:9 | Reserved | | RO | | | 17.8 | QWF strap-in status | 1 = Strap to disable Quiet-WIRE Filtering 0 = Strap to enable Quiet-WIRE Filtering | RO | Strapping input at RXER pin | | 17.7 | MII B-to-B<br>strap-in<br>status | 1 = Strap to MII Back-to-Back mode | RO | | | 17.6 | Reserved | | RO | | | 17.5 | NAND Tree<br>strap-in<br>status | 1 = Strap to NAND Tree mode | RO | | | 17.4:1 | Reserved | | RO | | | 17.0 | MII strap-in status | 1 = Strap to MII normal mode | RO | | | Register 18 | h - Expanded C | Control | | | | 18.15:12 | Reserved | | RW | 0000 | | 18.11 | Energy<br>Detect Power<br>Down Mode<br>disable | 1 = Disable Energy Detect Power Down (EDPD) Mode 0 = Enable EDPD Mode | RW | 1 | | 18.10 | RX PHY<br>Latency | 1 = Variable RX PHY latency with no preamble suppression 0 = Fixed RX PHY latency with possible suppression of one preamble octet | RW | 0 | | 18.9:7 | Reserved | | RW | 00_0 | | 18.6 | Enable 10BT<br>Preamble | When in Back-to-Back Mode and in 10BASE-T, this bit must be set. | RW | 0 | | 18.5:0 | Reserved | | RW | 00_0001 | | Register 1B | h - Interrupt C | ontrol/Status | | | | 1B.15 | Jabber Inter-<br>rupt Enable | 1 = Enable Jabber Interrupt<br>0 = Disable Jabber Interrupt | RW | 0 | TABLE 4-3: STANDARD REGISTER DESCRIPTION (CONTINUED) | Address | Name | Description | Mode<br>Note 4-1 | Default | |-------------|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|------------------|--------------| | 1B.14 | Receive<br>Error Inter-<br>rupt Enable | 1 = Enable Receive Error Interrupt<br>0 = Disable Receive Error Interrupt | RW | 0 | | 1B.13 | Page<br>Received<br>Interrupt<br>Enable | 1 = Enable Page Received Interrupt 0 = Disable Page Received Interrupt | RW | 0 | | 1B.12 | Parallel Detect Fault Interrupt Enable | 1 = Enable Parallel Detect Fault Interrupt 0 = Disable Parallel Detect Fault Interrupt | RW | 0 | | 1B.11 | Link Partner<br>Acknowl-<br>edge Inter-<br>rupt Enable | 1 = Enable Link Partner Acknowledge Interrupt 0 = Disable Link Partner Acknowledge Interrupt | RW | 0 | | 1B.10 | Link Down<br>Interrupt<br>Enable | 1= Enable Link Down Interrupt<br>0 = Disable Link Down Interrupt | RW | 0 | | 1B.9 | Remote Fault<br>Interrupt<br>Enable | 1 = Enable Remote Fault Interrupt<br>0 = Disable Remote Fault Interrupt | RW | 0 | | 1B.8 | Link Up<br>Interrupt<br>Enable | 1 = Enable Link Up Interrupt<br>0 = Disable Link Up Interrupt | RW | 0 | | 1B.7 | Jabber<br>Interrupt | 1 = Jabber occurred<br>0 = Jabber did not occur | RO/SC | 0 | | 1B.6 | Receive<br>Error<br>Interrupt | 1 = Receive Error occurred<br>0 = Receive Error did not occur | RO/SC | 0 | | 1B.5 | Page<br>Receive<br>Interrupt | 1 = Page Receive occurred<br>0 = Page Receive did not occur | RO/SC | 0 | | 1B.4 | Parallel<br>Detect Fault<br>Interrupt | 1 = Parallel Detect Fault occurred 0 = Parallel Detect Fault did not occur | RO/SC | 0 | | 1B.3 | Link Partner<br>Acknowl-<br>edge Inter-<br>rupt | 1 = Link Partner Acknowledge occurred 0 = Link Partner Acknowledge did not occur | RO/SC | 0 | | 1B.2 | Link Down<br>Interrupt | 1 = Link Down occurred<br>0 = Link Down did not occur | RO/SC | 0 | | 1B.1 | Remote Fault<br>Interrupt | 1 = Remote Fault occurred<br>0 = Remote Fault did not occur | RO/SC | 0 | | 1B.0 | Link Up<br>Interrupt | 1 = Link Up occurred<br>0 = Link Up did not occur | RO/SC | 0 | | Register 1C | h - Function C | ontrol | · " | | | 1C.15:6 | Reserved | | RW | 0000_0000_00 | | 1C.5 | Local Loop-<br>back Option | 1 = Enable local loopback<br>0 = Disable local loopback<br>Local loopback must be enabled both here and in<br>register 0h. | RW | 0 | TABLE 4-3: STANDARD REGISTER DESCRIPTION (CONTINUED) | Address | Name | Description | Mode<br>Note 4-1 | Default | |-------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------------| | 1C.4 | Reserved | This control bit only affects the 32-pin KSZ8061MNX. It does not apply to the 48-pin KSZ8061MNG. 1 = LED0/TXER pin functionality is determined by EEE enable/disable. When EEE is disabled (default), the pin is LED0. When EEE is enabled, the pin is TXER. 0 = LED0/TXER pin function is forced to be TXER. | RW | 1 | | 1C.3:2 | Reserved | | RW | 00 | | 1C.1:0 | Reserved | | RO | 00 | | Register 1D | h - LinkMD <sup>®</sup> C | ontrol/Status | | | | 1D.15 | Cable Diag-<br>nostic Test<br>Enable | 1 = Enable cable diagnostic test. After test has completed, this bit is self-cleared. 0 = Indicates cable diagnostic test (if enabled) has completed and the status information is valid for read. | RW/SC | 0 | | 1D.14:13 | Cable Diag-<br>nostic Test<br>Result | [00] = normal condition [01] = open condition has been detected in cable [10] = short condition has been detected in cable [11] = cable diagnostic test has failed | RO | 00 | | 1D.12 | Short Cable<br>Indicator | 1 = Short cable (<10 meter) has been detected by LinkMD. | RO | 0 | | 1D.11:9 | Reserved | | RW | 000 | | 1D.8:0 | Cable Fault<br>Counter | Distance to fault | RO | 0_0000_0000 | | Register 1E | h - PHY Contro | ol 1 | | | | 1E15:10 | Reserved | | RO | 0000_00 | | 1E.9 | Enable<br>Pause (Flow<br>Control) | 1 = Flow control capable<br>0 = No flow control capability | RO | 0 | | 1E.8 | Link Status | 1 = Link is up<br>0 = Link is down | RO | | | 1E.7 | Polarity<br>Status | 1 = Polarity is reversed<br>0 = Polarity is not reversed | RO | | | 1E.6 | Reserved | | RO | 0 | | 1E.5 | MDI/MDI-X<br>State | 1 = MDI-X<br>0 = MDI | RO | | | 1E.4 | Energy<br>Detect | 1 = Presence of signal on receive differential pair<br>0 = No signal detected on receive differential pair | RO | | | 1E.3 | PHY Isolate | 1 = PHY in isolate mode<br>0 = PHY in normal operation<br>[Same as register bit 0.10] | RW | 0 | TABLE 4-3: STANDARD REGISTER DESCRIPTION (CONTINUED) | Address | Name | Description | Mode<br>Note 4-1 | Default | |-------------|---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--------------------------------------| | 1E.2:0 | Operation<br>Mode<br>Indication | [000] = still in auto-negotiation<br>[001] = 10BASE-T half-duplex<br>[010] = 100BASE-TX half-duplex<br>[011] = reserved<br>[100] = reserved<br>[101] = 10BASE-T full-duplex<br>[110] = 100BASE-TX full-duplex<br>[111] = reserved | RO | | | Register 1F | h - PHY Contro | ol 2 | | | | 1F.15 | HP_MDIX | 1 = HP Auto MDI/MDI-X mode<br>0 = Micrel Auto MDI/MDI-X mode | RW | 1 | | 1F.14 | MDI/MDI-X<br>Select | When Auto MDI/MDI-X is disabled, 1 = MDI-X Mode Transmit on RXP,RXM and Receive on TXP,TXM 0 = MDI Mode Transmit on TXP,TXM and Receive on RXP,RXM | RW | 0 | | 1F.13 | Pair Swap<br>Disable | 1 = Disable auto MDI/MDI-X<br>0 = Enable auto MDI/MDI-X | RW | Value determined by strapping option | | 1F.12 | Reserved | | RW | 0 | | 1F.11 | Force Link | 1 = Force link pass 0 = Normal link operation This bit bypasses the control logic and allow transmitter to send pattern even if there is no link. | RW | 0 | | 1F.10 | Power<br>Saving | 1 = Enable power saving<br>0 = Disable power saving | RW | 0 | | 1F.9 | Interrupt<br>Level | 1 = Interrupt pin active high<br>0 = Interrupt pin active low | RW | 0 | | 1F.8 | Enable<br>Jabber | 1 = Enable jabber counter<br>0 = Disable jabber counter | RW | 1 | | 1F.7:6 | Reserved | | RW | 00 | | 1F.5:4 | LED Mode | [00] = LED1: Speed, LED0: Link / Activity [01] = LED1: Activity, LED0: Link [10] = reserved [11] = reserved | RW | 01 (KSZ8061MNX)<br>00 (KSZ8061MNG) | | 1F.3 | Disable<br>Transmitter | 1 = Disable transmitter<br>0 = Enable transmitter | RW | 0 | | 1F.2 | Remote<br>Loopback | 1 = Remote (analog) loopback is enabled<br>0 = Normal mode | RW | 0 | | 1F.1 | Enable SQE<br>Test | 1 = Enable SQE test<br>0 = Disable SQE test | RW | 0 | | 1F.0 | Disable Data<br>Scrambling | 1 = Disable scrambler<br>0 = Enable scrambler | RW | 0 | Note 4-1 RW = Read/Write; RO = Read Only; SC = Self-Cleared; LH = Latch High; LL = Latch Low. #### 4.3 MMD Registers MMD registers provide indirect read/write access to up to 32 MMD device addresses with each device supporting up to 65,536 16-bit registers, as defined in clause 22 of the IEEE 802.3 specification. The KSZ8061, however, uses only a small fraction of the available registers. See Section 4.1, Register Map for a list of supported MMD device addresses and their associated register addresses. The following two standard registers serve as the portal registers to access the indirect MMD registers. - Standard register Dh MMD Access Control - · Standard register Eh MMD Access Register/Data #### TABLE 4-4: MMD REGISTERS | Address | Name | Description | Mode | Default | |-------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------------| | Register Dr | - MMD Acces | s Control Register | | | | D.15:14 | Function | 00 = address 01 = data, no post increment 10 = data, post increment on reads and writes 11 = data, post increment on writes only | RW | 00 | | D.13:5 | Reserved | Write as 0, ignore on read | RW | 00_0000_000 | | D.4:0 | DEVAD | These five bits set the MMD device address | RW | 0_0000 | | Register Eh | - MMD Acces | s Address Data Register | | | | E.15:0 | Address/<br>Data | When register Dh, bits [15:14] = 00, this register contains the MMD DEVAD's address register. Otherwise, this register contains the MMD DEVAD's data register as indicated by the contents of its address register. | RW | 0000_0000_0 | Examples: #### **MMD Register Write** Write MMD - Device Address 7h, Register 3Ch = 0002h. - 1. Write Register Dh with 0007h // Set up register address for MMD Device Address 7h. - 2. Write Register Eh with 003Ch // Select register 3Ch of MMD Device Address 7h. - 3. Write Register Dh with 4007h // Select register data for MMD Device Address 7h, Register 3Ch. - 4. Write Register Eh with 0002h // Write value 0002h to MMD Device Address 7h, Register 3Ch. #### **MMD Register Read** Read MMD - Device Address 1Fh, Register 19h - 1Bh. - 1. Write Register Dh with 001Fh // Set up register address for MMD Device Address 1Fh. - 2. Write Register Eh with 0019h // Select register 19h of MMD Device Address 1Fh. - $\hbox{3.} \quad \hbox{Write Register Dh with 801Fh // Select register data for MMD-Device Address 1Fh, Register 19h.} \\$ // with post increments. - 4. Read Register Eh // Read data in MMD Device Address 1Fh, Register 19h. - 5. Read Register Eh // Read data in MMD Device Address 1Fh, Register 1Ah. - 6. Read Register Eh // Read data in MMD Device Address 1Fh, Register 1Bh. Basic Status Register #### TABLE 4-5: MMD REGISTERS | Address | Name | Description | Mode | Default | |------------|----------------|------------------|------|-----------| | MMD Addres | ss 7h, Registe | r 3Ch - Reserved | | | | 7.3C.15:8 | Reserved | | RO | 0000_0000 | | 7.3C.7:3 | Reserved | | RW | 0000_0 | | 7.3C.2 | Reserved | | RW | 0 | | 7.3C.1 | Reserved | | RW | 0 | #### TABLE 4-5: MMD REGISTERS (CONTINUED) | TABLE 4 C. IMMS REGIOTERS (CONTINUES) | | | | | | | | |---------------------------------------|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|------|-----------|--|--|--| | Address | Name | Description | Mode | Default | | | | | 7.3C.0 | Reserved | | RW | 0 | | | | | MMD Addres | ss 7h, Registe | r 3Dh - Reserved | | | | | | | 7.3D.15:3 | Reserved RO 0000_0 | | | | | | | | 7.3D.2 | Reserved | | RO | 0 | | | | | 7.3D.1 | Reserved | | RO | 0 | | | | | 7.3D.0 | Reserved | | RO | 0 | | | | | MMD Addres | ss 1Bh, Regist | ter 0h - AFED Control Register | | | | | | | 1B.0.15:8 | Reserved | | RW | 0000_0000 | | | | | 1B.0.7:4 | LinkMD<br>Pulse<br>Amplitude | Sets the amplitude of the LinkMD pulse. Default value (0x2) is a small pulse. Set to 0x7 for a large pulse. Also see register 13h bit [15]. | RW | 0010 | | | | | 1B.0.3:0 | Reserved | | RW | 0000 | | | | | MMD Addres | ss 1Ch, Regist | ter ACh - Signal Quality Register | | | | | | | 1C.AC.15 | Reserved | | RO | 0 | | | | | 1C.AC.14:8 | Signal<br>Quality<br>Indicator | SQI indicates relative quality of the signal. A lower value indicates better signal quality. | RO | xxx_xxxx | | | | | 1C.AC.7:0 | Reserved | | RO | 0000_0000 | | | | #### 5.0 OPERATIONAL CHARACTERISTICS ## 5.1 Absolute Maximum Ratings\* | Supply Voltage (VDDIO, AVDDH) | 0.5V to +5.0V | |---------------------------------------|---------------| | Supply Voltage (VDDL, AVDDL) | 0.5V to +1.8V | | Input Voltage (all inputs) | 0.5V to +5.0V | | Output Voltage (all outputs) | 0.5V to +5.0V | | Lead Temperature (soldering, 10 sec.) | 260°C | | Storage Temperature (T <sub>S</sub> ) | | | HBM ESD Rating | 5 kV | <sup>\*</sup>Exceeding the absolute maximum rating may damage the device. Stresses greater than the absolute maximum rating may cause permanent damage to the device. Operation of the device at these or any other conditions above those specified in the operating sections of this specification is not implied. Maximum conditions for extended periods may affect reliability. ## 5.2 Operating Conditions\*\* Supply Voltage | (AVDDH @ 3.3V) | +3.135V to +3.465V | |---------------------------------------------------------------------------|--------------------| | (VDDIO @ 3.3V) | +3.135V to +3.465V | | (VDDIO @ 2.5V) | +2.375V to +2.625V | | (VDDIO @ 1.8V) | +1.71V to +1.89V | | (VDDL, AVDDL) | +1.14V to +1.26V | | Ambient Temperature | | | (T <sub>A</sub> , Industrial) | 40°C to +85°C | | (T <sub>A</sub> , Extended) | 40°C to +105°C | | Maximum Junction Temperature (T <sub>J</sub> max.) | 125°C | | Thermal Resistance (O <sub>JA</sub> , 32-QFN, 32-WQFN) | 34°C/W | | Thermal Resistance (O <sub>JC</sub> , 32-QFN, 32-WQFN) | 6°C/W | | Thermal Resistance (O <sub>JA</sub> , 48-QFN) | 36°C/W | | Thermal Resistance (O <sub>JC</sub> , 48-QFN) | 9°C/W | | **The device is not guaranteed to function outside its operating ratings. | | Note: Do not drive input signals without power supplied to the device. ## 6.0 ELECTRICAL CHARACTERISTICS $T_A$ = 25°C, bold values indicate –40°C ≤ $T_A$ ≤ +85°C, unless noted. | Symbol | Parameter | Condition | Min. | Тур. | Max. | Units | |------------------------|---------------------|-----------------------------------------------------------------------------------------------------|------|------|------|-----------------------------------------| | Supply Cu | rrent for VDDL, | AVDDL | | | | | | | | No link, attempting to auto-negotiate | _ | 59 | _ | | | | | 100BASE-TX full-duplex at 100% utilization | _ | 45 | _ | | | | | 100BASE-TX link up, no traffic | _ | 45 | _ | | | | | 10BASE-T full-duplex at 100% utilization | _ | 17 | _ | | | | | 10BASE-T link up, no traffic | _ | 17 | | | | | 1.2V Current | Energy Detect Power Down (EDPD) mode, no link partner (reg. 18h.11 = 0) | _ | 16 | _ | mA | | I <sub>CORE</sub> | for VDDL +<br>AVDDL | EDPD mode with PLL off, no link partner (reg. 18h.11 = 0; reg. 10h.4 = 1) | _ | 0.7 | _ | | | | | Power Down mode (reg. 0h.11 = 1) | _ | 0.5 | _ | - μA | | | | Power Down mode, MII isolate, slow oscillator mode (reg. 0h.11 = 1; reg. 0h.10 = 1; reg. 11h.6 = 1) | _ | 0.05 | _ | | | | | Ultra-Deep Sleep mode with 1.2V (reg. 14h = 0x0078) | _ | 46 | _ | | | | | Ultra-Deep Sleep mode, VDDL and AVDDL = 0V (reg. 14h = 0x0078) | _ | 0 | _ | Τ | | Supply Cu | rrent for VDDIO | | | | | | | | | No link, attempting to auto-negotiate | _ | 2.3 | _ | | | | | 100BASE-TX full-duplex at 100% utilization | _ | 3.8 | _ | | | | | 100BASE-TX link up, no traffic | _ | 2.3 | _ | | | | | 10BASE-T full-duplex at 100% utilization | _ | 0.5 | _ | | | | | 10BASE-T link up, no traffic | _ | 0.4 | | | | | 1.8V Current | Energy Detect Power Down (EDPD) mode, no link partner (reg. 18h.11 = 0) | _ | 2.3 | _ | mA | | I <sub>VDDIO_1.8</sub> | for Digital I/Os | EDPD mode with PLL off, no link partner (reg. 18h.11 = 0; reg. 10h.4 = 1) | _ | 0.15 | _ | | | | | Power Down mode (reg. 0h.11 = 1) | | 0.17 | _ | | | | | Power Down mode, MII isolate, slow oscillator mode (reg. 0h.11 = 1; reg. 0h.10 = 1; reg. 11h.6 = 1) | _ | 0.04 | _ | | | | | Ultra-Deep Sleep mode with 1.2V (reg. 14h = 0x0078) | | 43 | _ | ^ | | | | Ultra-Deep Sleep mode, VDDL and AVDDL = 0V (reg. 14h = 0x0078) | _ | 0.2 | _ | μA | | Symbol | Parameter | Condition | Min. | Тур. | Max. | Units | |------------------------|-------------------------------|-----------------------------------------------------------------------------------------------------|------|------|------|----------| | | | No link, attempting to auto-negotiate | _ | 3.3 | _ | | | | | 100BASE-TX full-duplex at 100% utilization | _ | 5.9 | _ | | | | | 100BASE-TX link up, no traffic | _ | 3.3 | _ | | | | | 10BASE-T full-duplex at 100% utilization | _ | 1.0 | _ | | | | | 10BASE-T link up, no traffic | _ | 0.6 | _ | | | | | Energy Detect Power Down (EDPD) mode,<br>no link partner (reg. 18h.11 = 0) | _ | 3.9 | _ | mA μA μA | | | 2.5V Current for Digital I/Os | EDPD mode with PLL off, no link partner (reg. 18h.11 = 0; reg. 10h.4 = 1) | _ | 0.23 | _ | | | | | Power Down mode (reg. 0h.11 = 1) | _ | 0.23 | _ | | | | | Power Down mode, MII isolate, slow oscillator mode (reg. 0h.11 = 1; reg. 0h.10 = 1; reg. 11h.6 = 1) | _ | 0.10 | _ | | | | | Ultra-Deep Sleep mode with 1.2V (reg. 14h = 0x0078) | _ | 100 | _ | | | | | Ultra-Deep Sleep mode, VDDL and AVDDL = 0V (reg. 14h = 0x0078) | _ | 0.01 | _ | μΑ | | | | No link, attempting to auto-negotiate | _ | 6.5 | _ | | | | | 100BASE-TX full-duplex at 100% utilization | _ | 11 | _ | | | | | 100BASE-TX link up, no traffic | _ | 6.5 | _ | | | | | 10BASE-T full-duplex at 100% utilization | _ | 1.7 | _ | | | | | 10BASE-T link up, no traffic | _ | 1.1 | _ | 1 | | | | Energy Detect Power Down (EDPD) mode, no link partner (reg. 18h.11 = 0) | _ | 6.6 | _ | mA | | I <sub>VDDIO_3.3</sub> | | EDPD mode with PLL off, no link partner (reg. 18h.11 = 0; reg. 10h.4 = 1) | _ | 0.56 | _ | | | | | Power Down mode (reg. 0h.11 = 1) | _ | 0.51 | _ | | | | | Power Down mode, MII isolate, slow oscillator mode (reg. 0h.11 = 1; reg. 0h.10 = 1; reg. 11h.6 = 1) | _ | 0.18 | _ | | | | | Ultra-Deep Sleep mode with 1.2V (reg. 14h = 0x0078) | _ | 180 | _ | | | | | Ultra-Deep Sleep mode, VDDL and AVDDL = 0V (reg. 14h = 0x0078) | _ | 0.01 | _ | μΑ | | Symbol | Parameter | Condition | Min. | Тур. | Max. | Units | |------------------------|----------------------------------|-----------------------------------------------------------------------------------------------------|------|------|------|-------| | Supply Cu | rrent for AVDDI | 1 | | | | • | | | | No link, attempting to auto-negotiate | _ | 19 | _ | | | | | 100BASE-TX full-duplex at 100% utilization | _ | 24 | _ | | | | | 100BASE-TX link up, no traffic | _ | 24 | _ | | | | | 10BASE-T full-duplex at 100% utilization | _ | 28 | _ | | | | | 10BASE-T link up, no traffic | _ | 16 | _ | | | | | Energy Detect Power Down (EDPD) mode, no link partner (reg. 18h.11 = 0) | _ | 4.3 | _ | mA | | I <sub>AVDDH_3.3</sub> | 3.3V Current for | EDPD mode with PLL off, no link partner (reg. 18h.11 = 0; reg. 10h.4 = 1) | _ | 2.2 | _ | | | | Transceiver | Power Down mode (reg. 0h.11 = 1) | _ | 1.0 | _ | | | | | Power Down mode, MII isolate, slow oscillator mode (reg. 0h.11 = 1; reg. 0h.10 = 1; reg. 11h.6 = 1) | _ | 0.18 | _ | | | | | Ultra-Deep Sleep mode with 1.2V (reg. 14h = 0x0078) | _ | 0.5 | | - μΑ | | | | Ultra-Deep Sleep mode, VDDL and AVDDL = 0V (reg. 14h = 0x0078) | _ | 0.4 | _ | | | CMOS Inpi | uts (MDC, RESE | ET, TXD, TXEN) | | | | | | | La a catal Bada | VDDIO = 3.3V | 2.0 | _ | _ | V | | | Input High<br>Voltage | VDDIO = 2.5V | 1.5 | _ | _ | | | | | VDDIO = 1.8V | 1.1 | _ | _ | | | | Input Low<br>Voltage | VDDIO = 3.3V | _ | _ | 1.3 | V | | $V_{IL}$ | | VDDIO = 2.5V | _ | _ | 1.0 | | | | Voltage | VDDIO = 1.8V | _ | _ | 0.7 | | | I <sub>IN</sub> | Input Current | V <sub>IN</sub> = GND ~ VDDIO | _ | _ | 10 | μΑ | | CMOS Out | puts (COL, CR | S, LED, RXC, RXD, RXDV, RXER, SIGDET, TX | (C) | | | | | | | VDDIO = 3.3V, I <sub>OH</sub> = 12 mA | 2.4 | _ | _ | | | $V_{OH}$ | Output High<br>Voltage | VDDIO = 2.5V, I <sub>OH</sub> = 6 mA | 2.0 | _ | _ | V | | | voltage | VDDIO = 1.8V, I <sub>OH</sub> = 10 mA | 1.4 | _ | _ | | | | 0 1 11 | VDDIO = 3.3V, I <sub>OL</sub> = 6 mA | _ | _ | 0.4 | | | $V_{OL}$ | Output Low<br>Voltage | VDDIO = 2.5V, I <sub>OL</sub> = 5 mA | _ | _ | 0.4 | V | | | Voltage | VDDIO = 1.8V, I <sub>OL</sub> = 10 mA | _ | _ | 0.4 | | | I <sub>OZ</sub> | Output Tri-<br>State Leakage | V <sub>OUT</sub> = GND ~ VDDIO | _ | _ | 10 | μA | | All Pull-Up | /Pull-Down Pin | s (including Strapping Pins) | | | | | | | Internal | VDDIO = 3.3V, external 4.7kΩ pull-down | _ | 33 | | | | pu | Pull-Up | VDDIO = 2.5V, external 4.7kΩ pull-down | _ | 47 | _ | kΩ | | | Resistance | VDDIO = 1.8V, external 4.7kΩ pull-down | _ | 82 | _ | | | | Internal | VDDIO = 3.3V, external 4.7kΩ pull-up | _ | 36 | _ | | | pd | Pull-Down | VDDIO = 2.5V, external 4.7kΩ pull-up | _ | 48 | _ | kΩ | | • | Resistance | VDDIO = 1.8V, external 4.7kΩ pull-up | _ | 80 | _ | 1 | | 100BASE- | TX Transmit (m | easured differentially after 1:1 transformer) | | | | | | V <sub>O</sub> | Peak Differential Output Voltage | 100Ω termination across differential output | 0.95 | _ | 1.05 | V | | Symbol | Parameter | Condition | Min. | Тур. | Max. | Units | |--------------------------------|---------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-------|-------| | $V_{\text{IMB}}$ | Output Voltage<br>Imbalance | 100 $\Omega$ termination across differential output | _ | _ | 2 | % | | t <sub>r</sub> /t <sub>f</sub> | Rise/Fall Time | | 3 | _ | 5 | | | | Rise/Fall Time<br>Imbalance | | 0 | _ | 0.5 | ns | | | Duty Cycle<br>Distortion | | _ | _ | ±0.25 | | | | Overshoot | | _ | _ | 5 | % | | | Output Jitter | Peak-to-peak | _ | 0.7 | _ | ns | | 10BASE-1 | Transmit (meas | sured differentially after 1:1 transformer) | | | | | | V <sub>P</sub> | Peak Differential Output<br>Voltage | 100Ω termination across differential output | 2.2 | _ | 2.8 | V | | | Jitter Added | Peak-to-peak | _ | _ | 3.5 | no | | t <sub>r</sub> /t <sub>f</sub> | Rise/Fall Time | | _ | 25 | _ | ns | | 10BASE-1 | Receive | | | | | | | $V_{SQ}$ | Squelch<br>Threshold | 5 MHz square wave | _ | 400 | _ | mV | | 100 Mbps | Mode - Industria | al Applications Parameters | | | | | | | Clock Phase<br>Delay – XI<br>input to MII<br>TXC output | XI (25 MHz clock input) to MII TXC (25 MHz clock output) delay, referenced to rising edges of both clocks. | 15 | 20 | 25 | ns | | t <sub>IIr</sub> | Link Loss<br>Reaction<br>(Indication)<br>Time | Link loss detected at receive differential inputs to PHY signal indication time for each of the following: 1. For LED Mode "00", Speed LED output change from low (100 Mbps) to high (10 Mbps – default state for link-down). 2. For LED Mode "01", Link LED output change from low (link-up) to high (link-down). 3. INTRP pin assertion for link-down status change. | _ | 4.8 | _ | μs | ## 7.0 TIMING DIAGRAMS FIGURE 7-1: MII TRANSMIT TIMING (10BASE-T) TABLE 7-1: MII TRANSMIT TIMING (10BASE-T) PARAMETERS | Timing<br>Parameter | Description | Min. | Тур. | Max. | Units | |---------------------|---------------------------------------|------|------|------|-------| | t <sub>P</sub> | TXC period | _ | 400 | _ | | | t <sub>WL</sub> | TXC pulse width low | _ | 200 | _ | | | t <sub>WH</sub> | TXC pulse width high | _ | 200 | _ | | | t <sub>SU1</sub> | TXD[3:0] setup to rising edge of TXC | 120 | _ | _ | no | | t <sub>SU2</sub> | TXEN setup to rising edge of TXC | 120 | _ | _ | ns | | t <sub>HD1</sub> | TXD[3:0] hold from rising edge of TXC | 0 | _ | _ | | | t <sub>HD2</sub> | TXEN hold from rising edge of TXC | 0 | _ | _ | | | t <sub>CRS1</sub> | TXEN high to CRS asserted latency | _ | 600 | _ | | | t <sub>CRS2</sub> | TXEN low to CRS de-asserted latency | | 1.0 | _ | μs | FIGURE 7-2: MII RECEIVE TIMING (10BASE-T) TABLE 7-2: MII RECEIVE TIMING (10BASE-T) PARAMETERS | Timing<br>Parameter | Description | Min. | Тур. | Max. | Units | |---------------------|-------------------------------------------------------------|------|------|------|-------| | t <sub>P</sub> | RXC period | _ | 400 | _ | | | t <sub>WL</sub> | RXC pulse width low | _ | 200 | _ | | | t <sub>WH</sub> | RXC pulse width high | _ | 200 | _ | ns | | t <sub>OD</sub> | (RXDV, RXD[3:0], RXER) output delay from rising edge of RXC | _ | 205 | _ | | | t <sub>RLAT</sub> | CRS to (RXDV, RXD[3:0]) latency | _ | 7.2 | _ | μs | FIGURE 7-3: MII TRANSMIT TIMING (100BASE-TX) TABLE 7-3: MII TRANSMIT TIMING (100BASE-TX) PARAMETERS | Timing<br>Parameter | Description | Min. | Тур. | Max. | Units | |---------------------|---------------------------------------|------|------|------|-------| | t <sub>P</sub> | TXC period | _ | 40 | _ | | | t <sub>WL</sub> | TXC pulse width low | _ | 20 | _ | | | t <sub>WH</sub> | TXC pulse width high | _ | 20 | _ | | | t <sub>SU1</sub> | TXD[3:0] setup to rising edge of TXC | 10 | _ | _ | | | t <sub>SU2</sub> | TXEN setup to rising edge of TXC | 10 | _ | _ | ns | | t <sub>HD1</sub> | TXD[3:0] hold from rising edge of TXC | 0 | _ | _ | | | t <sub>HD2</sub> | TXEN hold from rising edge of TXC | 0 | _ | _ | | | t <sub>CRS1</sub> | TXEN high to CRS asserted latency | _ | 72 | _ | | | t <sub>CRS2</sub> | TXEN low to CRS de-asserted latency | _ | 72 | _ | | FIGURE 7-4: MII RECEIVE TIMING (100BASE-TX) TABLE 7-4: MII RECEIVE TIMING (100BASE-T) PARAMETERS | Timing<br>Parameter | Description | Min. | Тур. | Max. | Units | |---------------------|-------------------------------------------------------------|------|------|------|-------| | t <sub>P</sub> | RXC period | _ | 40 | _ | | | t <sub>WL</sub> | RXC pulse width low | _ | 20 | _ | | | t <sub>WH</sub> | RXC pulse width high | _ | 20 | _ | ns | | t <sub>OD</sub> | (RXDV, RXD[3:0], RXER) output delay from rising edge of RXC | 13 | 22 | 28 | 113 | | t <sub>RLAT</sub> | CRS to (RXDV, RXD[3:0]) latency | _ | 170 | _ | | TX+/TX- FIGURE 7-5: **AUTO-NEGOTIATION FAST LINK PULSE (FLP) TIMING AUTO-NEGOTIATION FAST LINK PULSE (FLP) TIMING** FLP FLP **BURST BURST** TX+/TX- - $\mathbf{t}_{\text{FLPW}}$ $\mathbf{t}_{\text{BTB}}$ CLOCK DATA CLOCK DATA **PULSE PULSE PULSE PULSE** $\mathbf{t}_{\mathrm{PW}}$ $t_{CTC}$ TABLE 7-5: AUTO-NEGOTIATION FAST LINK PULSE (FLP) TIMING PARAMETERS $t_{CTD}$ $\mathbf{t}_{\mathrm{PW}}$ | Timing<br>Parameter | Description | Min. | Тур. | Max. | Units | |---------------------|-------------------------------------------|------|------|------|-------| | t <sub>BTB</sub> | FLP burst to FLP burst | 8 | 16 | 24 | mo | | t <sub>FLPW</sub> | FLP burst width | _ | 2 | _ | ms | | t <sub>PW</sub> | Clock/Data pulse width | _ | 100 | _ | ns | | t <sub>CTD</sub> | Clock pulse to data pulse | 55.5 | 64 | 69.5 | | | t <sub>CTC</sub> | Clock pulse to clock pulse | 111 | 128 | 139 | μs | | | Number of clock/data pulses per FLP burst | 17 | _ | 33 | _ | FIGURE 7-6: MDC/MDIO TIMING TABLE 7-6: MDC/MDIO TIMING PARAMETERS | Timing<br>Parameter | Description | Min. | Тур. | Max. | Units | |---------------------|---------------------------|------|------|----------|-------| | t <sub>P</sub> | FLP burst to FLP burst | 400 | _ | _ | | | t <sub>MD1</sub> | FLP burst width | 10 | _ | _ | no | | t <sub>MD2</sub> | Clock/Data pulse width | 4 | _ | | ns | | t <sub>MD3</sub> | Clock pulse to data pulse | 5 | _ | Note 7-1 | | **Note 7-1** Maximum high-to-low time is 25 ns. Maximum low-to-high time is determined by the external pull-up resistor. Maximum low-to-high time is 25 ns. FIGURE 7-7: POWER-UP/RESET TIMING The KSZ8061MN reset timing requirement is summarized in Figure 7-7 above and Table 7-7 below. TABLE 7-7: POWER-UP/RESET TIMING PARAMETERS | Timing<br>Parameter | Description | Min. | Тур. | Max. | Units | |---------------------|----------------------------------------------------------------|------|------|------|-------| | t <sub>VR</sub> | Supply voltage (VDDIO, AVDD, VDDL, AVDDL) rise time | 300 | _ | _ | μs | | t <sub>SR</sub> | Stable supply voltage (VDDIO, AVDD, VDDL, AVDDL) to reset high | 10 | _ | _ | ms | | t <sub>CS</sub> | Configuration setup time | 5 | _ | _ | | | t <sub>CH</sub> | Configuration hold time | 5 | _ | | ns | | t <sub>RC</sub> | Reset to strap-in pin output | 6 | _ | _ | | The supply voltage (VDDIO, AVDD, VDDL, AVDDL) power-up waveforms should be monotonic, and the 300 µs minimum rise time is from 10% to 90%. For warm reset, the reset (RESET#) pin should be asserted low for a minimum of 500 $\mu$ s. The strap-in pin values are read and updated at the de-assertion of reset. After the de-assertion of reset, it is recommended to wait a minimum of 100 $\mu$ s before starting programming on the MIIM (MDC/MDIO) Interface. #### 8.0 RESET CIRCUIT Figure 8-1 shows a reset circuit recommended for powering up the KSZ8061MN if reset is triggered by the power supply. FIGURE 8-1: RECOMMENDED RESET CIRCUIT Figure 8-2 represents a reset circuit recommended for applications where reset is driven by another device (e.g., CPU or FPGA). At power-on-reset, R, C and D1 provide the necessary ramp rise time to reset the KSZ8061MN. The RST\_OUT\_n from CPU/FPGA provides the warm reset after power up. FIGURE 8-2: RECOMMENDED RESET CIRCUIT FOR CPU/FPGA RESET OUTPUT #### 9.0 REFERENCE CLOCK — CONNECTION AND SELECTION A crystal or external clock source, such as an oscillator, is used to provide the reference clock for the KSZ8061MN. For the KSZ8061MN in all operating modes, the reference clock is 25 MHz. The reference clock connections to XI (pin 1) and XO (pin 2), and the reference clock selection criteria are provided in Figure 9-1 and Table 9-1. FIGURE 9-1: 25 MHZ CRYSTAL/OSCILLATOR REFERENCE CLOCK CONNECTION TABLE 9-1: 25 MHZ CRYSTAL/REFERENCE CLOCK SELECTION CRITERIA | Characteristics | Value | | |----------------------------|---------|--| | Frequency | 25 MHz | | | Frequency Tolerance (max.) | ±50 ppm | | TABLE 9-2: RECOMMENDED CRYSTALS | Manufacturer | Part Number | | |--------------|--------------------|--| | NDK | NX2016SA | | | Murata | XRCGB25M000F3A00R0 | | #### 10.0 PACKAGE OUTLINES FIGURE 10-1: 32-LEAD WQFN 5 MM X 5 MM PACKAGE #### FIGURE 10-2: 32-LEAD QFN 5 MM X 5 MM PACKAGE #### FIGURE 10-3: 48-LEAD QFN 7 MM X 7 MM PACKAGE #### NOTE: - 1. MAX PACKAGE WARPAGE IS 0.05mm - 2. MAX ALLOWABLE BURR IS 0.076mm IN ALL DIRECTIONS. - 3. PIN #1 IS ON TOP WILL BE LASER MARKED - 4. RED CIRCLE IN LAND PATTERN INDICATES THERMAL VIA. SIZE SHOULD BE 0.30-0.35mm IN DIAMETER AND SHOULD BE CONNECTED TO GND FOR MAX THERMAL PERFORMANCE. PITCH is 1.25mm. - 5. GREEN RECTANGLES (SHADED AREA) REPRESENT SOLDER STENCIL OPENING ON EXPOSED PAD AREA. RECOMMENDED SIZE IS $1.00\,\mathrm{mm}$ x $1.00\,\mathrm{mm}$ , SPACING IS $0.25\,\mathrm{mm}$ , PITCH is $1.25\,\mathrm{mm}$ . ## APPENDIX A: DATA SHEET REVISION HISTORY TABLE A-1: REVISION HISTORY | Revision | Section/Figure/Entry | Correction | |---------------------------|--------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------| | DS00002038B<br>(01-23-17) | All | Sales listing and cover pages updated. Minor text changes throughout. | | | Highlights on page 1 | Updated Quiet WIRE description; added AEC-Q100 Grade 2 Automotive Qualified. | | | Section 3.1.8, "Auto-Negotiation," on page 14 | Removed note. | | | Section 3.3, "Fast Link-Up," on page 15 | Updated last paragraph | | | Table 4-1, "Standard Registers," on page 30 and Table 4-3, "Standard Register Description," on page 31 | AFE Control 1 register information added. | | | Section 5.2, "Operating Conditions**," on page 43 | Updated minor formatting issue. | | | FIGURE 10-2: 32-Lead QFN 5 mm x 5 mm Package on page 58 | Image replaced. | | | Product Identification System on page 63 | Removed GMII references. Removed note. | | DS00002038A<br>(8-5-16) | All | Initial conversion of Micrel data sheet KSZ8061MNX/MNG to Microchip data sheet DS00002038A. Minor text changes throughout. | | | NOZOUC | | |--------|--------|--| | NOTES: | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | #### THE MICROCHIP WEB SITE Microchip provides online support via our WWW site at <a href="www.microchip.com">www.microchip.com</a>. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information: - Product Support Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software - General Technical Support Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing - Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives #### CUSTOMER CHANGE NOTIFICATION SERVICE Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest. To register, access the Microchip web site at www.microchip.com. Under "Support", click on "Customer Change Notification" and follow the registration instructions. #### **CUSTOMER SUPPORT** Users of Microchip products can receive assistance through several channels: - · Distributor or Representative - · Local Sales Office - · Field Application Engineer (FAE) - Technical Support Customers should contact their distributor, representative or Field Application Engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document. Technical support is available through the web site at: http://microchip.com/support ## PRODUCT IDENTIFICATION SYSTEM To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office. PART NO. X XX X Device Interface Package Temperature Device: KSZ8061 Interface: M = MII Package: NX = 32-pin QFN or WQFN NG = 48-pin QFN Temperature: I = -40°C to +85°C (Industrial) $V = -40^{\circ}C$ to $+105^{\circ}C$ (Automotive-Qualified Extended) W = -40°C to +105°C (Industrial Extended) #### Examples: - a) KSZ8061MNXI MII Interface 32-pin QFN (Pb-Free) Industrial Temperature - b) KSZ8061MNXV<sup>(1)</sup> MII Interface 32-pin WQFN (Pb-Free) AEC-Q100 Automotive AEC-Q100 Automotive Qualified Extended Temperature c) KSZ8061MNGW MII Interface 48-pin QFN (Pb-Free) Industrial Extended Temperature NOTES: #### Note the following details of the code protection feature on Microchip devices: - Microchip products meet the specification contained in their particular Microchip Data Sheet. - Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions. - There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property. - · Microchip is willing to work with the customer who is concerned about the integrity of their code. - Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable." Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act. Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated. #### **Trademarks** The Microchip name and logo, the Microchip logo, AnyRate, AVR, AVR logo, AVR Freaks, BeaconThings, BitCloud, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, Heldo, JukeBlox, KEELOQ, KEELOQ logo, Kleer, LANCheck, LINK MD, maXStylus, maXTouch, MediaLB, megaAVR, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, Prochip Designer, QTouch, RightTouch, SAM-BA, SpyNIC, SST, SST Logo, SuperFlash, tinyAVR, UNI/O, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. ClockWorks, The Embedded Control Solutions Company, EtherSynch, Hyper Speed Control, HyperLight Load, IntelliMOS, mTouch, Precision Edge, and Quiet-Wire are registered trademarks of Microchip Technology Incorporated in the U.S.A. Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, Anyln, AnyOut, BodyCom, chipKIT, chipKIT logo, CodeGuard, CryptoAuthentication, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial Programming, ICSP, Inter-Chip Connectivity, JitterBlocker, KleerNet, KleerNet logo, Mindi, MiWi, motorBench, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PureSilicon, QMatrix, RightTouch logo, REAL ICE, Ripple Blocker, SAM-ICE, Serial Quad I/O, SMART-I.S., SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. SQTP is a service mark of Microchip Technology Incorporated in the U.S.A. Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries. GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries. All other trademarks mentioned herein are property of their respective companies. © 2016-2017, Microchip Technology Incorporated, All Rights Reserved. ISBN: 978-1-5224-1309-7 # QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949= Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified. ## Worldwide Sales and Service #### **AMERICAS** **Corporate Office** 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 **Technical Support:** http://www.microchip.com/ support Web Address: www.microchip.com Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455 Austin, TX Tel: 512-257-3370 **Boston** Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088 Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075 **Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924 **Detroit** Novi, MI Tel: 248-848-4000 Houston, TX Tel: 281-894-5983 Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453 Tel: 317-536-2380 Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Tel: 951-273-7800 Raleigh, NC Tel: 919-844-7510 New York NY Tel: 631-435-6000 San Jose, CA Tel: 408-735-9110 Tel: 408-436-4270 Canada - Toronto Tel: 905-695-1980 Fax: 905-695-2078 #### ASIA/PACIFIC **Asia Pacific Office** Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon **Hong Kong** Tel: 852-2943-5100 Fax: 852-2401-3431 Australia - Sydney Tel: 61-2-9868-6733 Fax: 61-2-9868-6755 China - Beijing Tel: 86-10-8569-7000 Fax: 86-10-8528-2104 China - Chengdu Tel: 86-28-8665-5511 Fax: 86-28-8665-7889 China - Chongging Tel: 86-23-8980-9588 Fax: 86-23-8980-9500 China - Dongguan Tel: 86-769-8702-9880 China - Guangzhou Tel: 86-20-8755-8029 China - Hangzhou Tel: 86-571-8792-8115 Fax: 86-571-8792-8116 China - Hong Kong SAR Tel: 852-2943-5100 Fax: 852-2401-3431 China - Nanjing Tel: 86-25-8473-2460 Fax: 86-25-8473-2470 China - Qingdao Tel: 86-532-8502-7355 Fax: 86-532-8502-7205 China - Shanghai Tel: 86-21-3326-8000 Fax: 86-21-3326-8021 China - Shenyang Tel: 86-24-2334-2829 Fax: 86-24-2334-2393 China - Shenzhen Tel: 86-755-8864-2200 Fax: 86-755-8203-1760 China - Wuhan Tel: 86-27-5980-5300 Fax: 86-27-5980-5118 China - Xian Tel: 86-29-8833-7252 Fax: 86-29-8833-7256 #### ASIA/PACIFIC China - Xiamen Tel: 86-592-2388138 Fax: 86-592-2388130 China - Zhuhai Tel: 86-756-3210040 Fax: 86-756-3210049 India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4123 India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632 India - Pune Tel: 91-20-3019-1500 Japan - Osaka Tel: 81-6-6152-7160 Fax: 81-6-6152-9310 Japan - Tokyo Tel: 81-3-6880- 3770 Fax: 81-3-6880-3771 Korea - Daegu Tel: 82-53-744-4301 Fax: 82-53-744-4302 Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934 Malaysia - Kuala Lumpur Tel: 60-3-6201-9857 Fax: 60-3-6201-9859 Malaysia - Penang Tel: 60-4-227-8870 Fax: 60-4-227-4068 Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069 Singapore Tel: 65-6334-8870 Fax: 65-6334-8850 Taiwan - Hsin Chu Tel: 886-3-5778-366 Fax: 886-3-5770-955 Taiwan - Kaohsiung Tel: 886-7-213-7830 Taiwan - Taipei Tel: 886-2-2508-8600 Fax: 886-2-2508-0102 Thailand - Bangkok Tel: 66-2-694-1351 Fax: 66-2-694-1350 #### **EUROPE** Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 Denmark - Copenhagen Tel: 45-4450-2828 Fax: 45-4485-2829 Finland - Espoo Tel: 358-9-4520-820 France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79 France - Saint Cloud Tel: 33-1-30-60-70-00 Germany - Garching Tel: 49-8931-9700 Germany - Haan Tel: 49-2129-3766400 Germany - Heilbronn Tel: 49-7131-67-3636 Germany - Karlsruhe Tel: 49-721-625370 Germany - Munich Tel: 49-89-627-144-0 Fax: 49-89-627-144-44 Germany - Rosenheim Tel: 49-8031-354-560 Israel - Ra'anana Tel: 972-9-744-7705 Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781 Italy - Padova Tel: 39-049-7625286 Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340 Norway - Trondheim Tel: 47-7289-7561 Poland - Warsaw Tel: 48-22-3325737 Romania - Bucharest Tel: 40-21-407-87-50 Spain - Madrid Tel: 34-91-708-08-90 Fax: 34-91-708-08-91 Sweden - Gothenberg Tel: 46-31-704-60-40 Sweden - Stockholm Tel: 46-8-5090-4654 UK - Wokingham Tel: 44-118-921-5800 Fax: 44-118-921-5820