#### **General Description** The MAX1184 is a 3V, dual 10-bit analog-to-digital converter (ADC) featuring fully-differential wideband trackand-hold (T/H) inputs, driving two pipelined, 9-stage ADCs. The MAX1184 is optimized for low-power, highdynamic performance applications in imaging, instrumentation, and digital communication applications. This ADC operates from a single 2.7V to 3.6V supply, consuming only 105mW while delivering a typical signal-tonoise ratio (SNR) of 59.5dB at an input frequency of 7.5MHz and a sampling rate of 20Msps. The T/H driven input stages incorporate 400MHz (-3dB) input amplifiers. The converters may also be operated with single-ended inputs. In addition to low operating power, the MAX1184 features a 2.8mA sleep mode as well as a 1µA powerdown mode to conserve power during idle periods. An internal 2.048V precision bandgap reference sets the full-scale range of the ADC. A flexible reference structure allows the use of the internal or an externally derived reference, if desired for applications requiring increased accuracy or a different input voltage range. The MAX1184 features parallel, CMOS-compatible three-state outputs. The digital output format is set to two's complement or straight offset binary through a single control pin. The device provides for a separate output power supply of 1.7V to 3.6V for flexible interfacing. The MAX1184 is available in a 7mm x 7mm, 48-pin TQFP package, and is specified for the extended industrial (-40°C to +85°C) temperature range. Pin-compatible higher speed versions of the MAX1184 are also available. See Table 2 at end of data sheet for a list of pin-compatible versions. Refer to the MAX1180 data sheet for 105Msps, the MAX1181 data sheet for 80Msps, the MAX1182 data sheet for 65Msps, and the MAX1183 data sheet for 40Msps. In addition to these speed grades, this family includes a 20Msps multiplexed output version (MAX1185), for which digital data is presented time-interleaved on a single, parallel 10-bit output port. #### **Applications** High-Resolution Imaging I/Q Channel Digitization Multchannel IF Undersampling Instrumentation Video Application **Features** - ♦ Single 3V Operation - **♦** Excellent Dynamic Performance: 59.5dB SNR at $f_{IN} = 7.5MHz$ 74dB SFDR at fin = 7.5MHz - **♦ Low Power:** 35mA (Normal Operation) 2.8mA (Sleep Mode) - 1μA (Shutdown Mode) - ♦ 0.02dB Gain and 0.25° Phase Matching (typ) - Wide ±1Vp-p Differential Analog Input Voltage Range - ♦ 400MHz -3dB Input Bandwidth - ♦ On-Chip 2.048V Precision Bandgap Reference - ♦ User-Selectable Output Format—Two's **Complement or Offset Binary** - ♦ 48-Pin TQFP Package with Exposed Paddle for **Improved Thermal Dissipation** - ♦ Evaluation Kit Available #### **Ordering Information** | PART | TEMP RANGE | PIN-PACKAGE | |-------------|----------------|-------------| | MAX1184ECM | -40°C to +85°C | 48 TQFP-EP* | | MAX1184ECM+ | -40°C to +85°C | 48 TQFP-EP* | <sup>\*</sup>EP = Exposed paddle. #### Pin Configuration <sup>+</sup>Denotes lead-free package. #### **ABSOLUTE MAXIMUM RATINGS** | V <sub>DD</sub> , OVDD to GND0.3V to +3.6V<br>OGND to GND0.3V to +0.3V | Continuous Power Dissipation (T <sub>A</sub> = +70°C)<br>48-Pin TQFP-EP (derate 30.4mW/°C above | |------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------| | INA+, INA-, INB+, INB- to GND0.3V to V <sub>DD</sub> | +70°C)2430mW | | REFIN, REFOUT, REFP, REFN, CLK, | Operating Temperature Range40°C to +85°C | | COM to GND0.3V to (V <sub>DD</sub> + 0.3V) | Junction Temperature+150°C | | OE, PD, SLEEP, T/B, D9A-D0A, | Storage Temperature Range60°C to +150°C | | D9B–D0B to OGND0.3V to (OVDD + 0.3V) | Lead Temperature (soldering, 10s)+300°C | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **ELECTRICAL CHARACTERISTICS** $(V_{DD}=3V,\ OV_{DD}=2.5V,\ 0.1\mu F$ and $1.0\mu F$ capacitors from REFP, REFN, and COM to GND; REFOUT connected to REFIN through a $10k\Omega$ resistor, $V_{IN}=2V_{P-P}$ (differential with respect to COM), $C_{L}=10pF$ at digital outputs (Note 1), $f_{CLK}=20MHz$ , $T_{A}=T_{MIN}$ to $T_{MAX}$ , unless otherwise noted. Typical values are at $T_{A}=+25^{\circ}C$ .) (Note 2) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------------|-------------------|----------------------------------------------------------------------|------|-----------------------------|------|-----------------| | DC ACCURACY | • | | • | | | | | Resolution | | | 10 | | | Bits | | Integral Nonlinearity | INL | $f_{IN} = 7.5MHz$ | | ±0.5 | ±1.5 | LSB | | Differential Nonlinearity | DNL | f <sub>IN</sub> = 7.5MHz, no missing codes guaranteed | | ±0.25 | ±1.0 | LSB | | Offset Error | | | | < ±1 | ±1.8 | % FS | | Gain Error | | | | 0 | ±2 | % FS | | ANALOG INPUT | | | | | | | | Differential Input Voltage<br>Range | V <sub>DIFF</sub> | Differential or single-ended inputs | | ±1.0 | | V | | Common-Mode Input Voltage<br>Range | V <sub>CM</sub> | | | V <sub>DD</sub> /2<br>± 0.5 | | V | | Input Resistance | RIN | Switched capacitor load | | 100 | | kΩ | | Input Capacitance | CIN | | | 5 | | рF | | CONVERSION RATE | | | | | | | | Maximum Clock Frequency | fCLK | | 20 | | | MHz | | Data Latency | | | | 5 | | Clock<br>Cycles | | DYNAMIC CHARACTERISTICS | • | | • | | | | | Signal-to-Noise Ratio | SNR | f <sub>INA or B</sub> = 7.5MHz, T <sub>A</sub> = +25°C | 57.3 | 59.5 | | ٩D | | (Note 3) | SINH | f <sub>INA or B</sub> = 12MHz | | 59.4 | | dB | | Signal-to-Noise and Distortion | SINAD | $f_{INA \text{ or } B} = 7.5 \text{MHz}, T_A = +25 ^{\circ}\text{C}$ | 57 | 59.4 | | dB | | (Note 3) | | f <sub>INA or B</sub> = 12MHz | 59.2 | | | ] ab | | Spurious-Free Dynamic Range | SFDR | $f_{INA \text{ or } B} = 7.5 \text{MHz}, T_A = +25 ^{\circ}\text{C}$ | 64 | 74 | | dBc | | (Note 3) | SEDI | f <sub>INA or B</sub> = 12MHz | | 72 | | ubc | #### **ELECTRICAL CHARACTERISTICS (continued)** $(V_{DD}=3V,\,OV_{DD}=2.5V,\,0.1\mu F$ and $1.0\mu F$ capacitors from REFP, REFN, and COM to GND; REFOUT connected to REFIN through a $10k\Omega$ resistor, $V_{IN}=2V_{P-P}$ (differential with respect to COM), $C_L=10pF$ at digital outputs (Note 1), $f_{CLK}=20MHz$ , $T_A=T_{MIN}$ to $T_{MAX}$ , unless otherwise noted. Typical values are at $T_A=+25^{\circ}C.$ ) (Note 2) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |------------------------------------------------|------------------------|-----------------------------------------------------------|-----------------|-------|-----|--------------------| | Third-Harmonic Distortion | HD3 | fINA or B = 7.5MHz | | -74 | | dBc | | (Note 3) | прз | fINA or B = 12MHz | | -72 | | abc | | Total Harmonic Distortion | THD | f <sub>INA or B</sub> = 7.5MHz, T <sub>A</sub> = +25°C | | -72 | -64 | dBc | | (First 4 harmonics) (Note 3) | IND | fINA or B = 12MHz | | -71 | | abc | | Intermodulation Distortion | IMD | f <sub>INA or B</sub> = 11.985MHz at -6.5dBFS | | -76 | | dBc | | Intermodulation distortion | טועוו | f <sub>INA or B</sub> = 12.893MHz at -6.5dBFS (Note 4) | | -70 | | UDC | | Small-Signal Bandwidth | | Input at -20dBFS, differential inputs | | 500 | | MHz | | Full-Power Bandwidth | FPBW | Input at -0.5dBFS, differential inputs | | 400 | | MHz | | Aperture Delay | t <sub>AD</sub> | | | 1 | | ns | | Aperture Jitter | t <sub>A</sub> J | | | 2 | | psrms | | Overdrive Recovery Time | | For 1.5 x full-scale input | | 2 | | ns | | Differential Gain | | | | ±1 | | % | | Differential Phase | | | | ±0.25 | | degrees | | Output Noise | | INA+ = INA- = INB+ = INB- = COM | | 0.2 | | LSB <sub>RMS</sub> | | INTERNAL REFERENCE | | | | | | | | Reference Output Voltage | REFOUT | | | 2.048 | | V | | Hererice Output Voltage | REPOUT | | | ±3% | | V | | Reference Temperature<br>Coefficient | TC <sub>REF</sub> | | | 60 | | ppm/°C | | Load Regulation | | | | 1.25 | | mV/mA | | <b>BUFFERED EXTERNAL REFER</b> | ENCE (V <sub>REF</sub> | in = 2.048V) | | | | • | | REFIN Input Voltage | V <sub>REFIN</sub> | | | 2.048 | | V | | Positive Reference Output<br>Voltage | VREFP | | | 2.012 | | V | | Negative Reference Output<br>Voltage | VREFN | | 0.988 | | V | | | Differential Reference Output<br>Voltage Range | $\Delta V_{REF}$ | ΔV <sub>REF</sub> = V <sub>REFP</sub> - V <sub>REFN</sub> | 0.95 1.024 1.10 | | V | | | REFIN Resistance | RREFIN | | | >50 | | МΩ | | | | I | 1 | | | | #### **ELECTRICAL CHARACTERISTICS (continued)** $(V_{DD}=3V,\,OV_{DD}=2.5V,\,0.1\mu F$ and $1.0\mu F$ capacitors from REFP, REFN, and COM to GND; REFOUT connected to REFIN through a $10k\Omega$ resistor, $V_{IN}=2V_{P-P}$ (differential with respect to. COM), $C_L=10pF$ at digital outputs (Note 1), $f_{CLK}=20MHz$ , $T_A=T_{MIN}$ to $T_{MAX}$ , unless otherwise noted. Typical values are at $T_A=+25^{\circ}C$ .) (Note 2) | PARAMETER | SYMBOL | CONDITIONS | MIN TYP MAX | UNITS | | | | | |-----------------------------------------|-------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|---------------------------------------------|-------|--|--|--|--| | Maximum REFP, COM Source Current | ISOURCE | | 5 | mA | | | | | | Maximum REFP, COM Sink<br>Current | I <sub>SINK</sub> | | -250 | μΑ | | | | | | Maximum REFN Source Current | ISOURCE | | 250 | μΑ | | | | | | Maximum REFN Sink Current | ISINK | | -5 | mA | | | | | | UNBUFFERED EXTERNAL REFI | UNBUFFERED EXTERNAL REFERENCE (V <sub>REFIN</sub> = AGND, reference voltage applied to REFP, REFN, and COM) | | | | | | | | | REFP, REFN Input Resistance | R <sub>REFP</sub> ,<br>R <sub>REFN</sub> | Measured between REFP and COM, and REFN and COM | 4 | kΩ | | | | | | Differential Reference Input<br>Voltage | $\Delta V_{REF}$ | ΔV <sub>REF</sub> = V <sub>REFP</sub> - V <sub>REFP</sub> | 1.024<br>±10% | V | | | | | | COM Input Voltage | V <sub>COM</sub> | | V <sub>DD</sub> /2<br>±10% | V | | | | | | REFP Input Voltage | VREFP | | V <sub>COM</sub> +<br>ΔV <sub>REF</sub> / 2 | V | | | | | | REFN Input Voltage | V <sub>REFN</sub> | | V <sub>COM</sub> -<br>ΔV <sub>REF</sub> / 2 | V | | | | | | DIGITAL INPUTS (CLK, PD, OE, | SLEEP, T/B | )) | | • | | | | | | Input High Throshold | V | CLK 0.8 x V <sub>DD</sub> | | V | | | | | | Input High Threshold | V <sub>IH</sub> | PD, OE, SLEEP, T/B | 0.8 x OV <sub>DD</sub> | ] | | | | | | Input Low Threshold | V | CLK | 0.2 x V <sub>DD</sub> | V | | | | | | input Low Threshold | VIL | PD, OE, SLEEP, T/B | 0.2 x OV <sub>DD</sub> | v | | | | | | Input Hysteresis | V <sub>HYST</sub> | | 0.1 | V | | | | | | Input Leakage | lін | $V_{IH} = OV_{DD}$ or $V_{DD}$ (CLK) | ±5 | μΑ | | | | | | input Leakage | I <sub>I</sub> L | $V_{IL} = 0V$ | ±5 | μπ | | | | | | Input Capacitance | CIN | | 5 | рF | | | | | | DIGITAL OUTPUTS (D9A-D0A, D9B-D0B) | | | | | | | | | | Output Voltage Low | V <sub>OL</sub> | ISINK = 200µA | 0.2 | V | | | | | | Output Voltage High | VoH | ISOURCE = 200µA | OV <sub>DD</sub> - 0.2 | V | | | | | | Three-State Leakage Current | ILEAK | OE = OV <sub>DD</sub> | ±10 | μΑ | | | | | | Three-State Output Capacitance | Cout | $\overline{OE} = OV_{DD}$ | 5 | рF | | | | | #### **ELECTRICAL CHARACTERISTICS (continued)** $(V_{DD}=3V,\,OV_{DD}=2.5V,\,0.1\mu F$ and 1.0 $\mu F$ capacitors from REFP, REFN, and COM to GND; REFOUT connected to REFIN through a $10k\Omega$ resistor, $V_{IN}=2V_{P-P}$ (differential with respect to. COM), $C_L=10pF$ at digital outputs (Note 1), $f_{CLK}=20MHz$ , $T_A=T_{MIN}$ to $T_{MAX}$ , unless otherwise noted. Typical values are at $T_A=+25^{\circ}C$ .) (Note 2) | PARAMETER | SYMBOL | CONDITIONS | | TYP | MAX | UNITS | | |-------------------------------|------------------|-------------------------------------------------------------------|-----|--------------|------|---------|--| | POWER REQUIREMENTS | | | • | | | | | | Analog Supply Voltage Range | V <sub>DD</sub> | | 2.7 | 3.0 | 3.6 | V | | | Output Supply Voltage Range | OV <sub>DD</sub> | | 1.7 | 2.5 | 3.6 | V | | | | | Operating, f <sub>INA or B</sub> = 7.5MHz at -0.5dBFS | | 35 | 50 | mA | | | Analog Supply Current | I <sub>VDD</sub> | Sleep mode | | 2.8 | | mA | | | | | Shutdown, clock idle, $PD = \overline{OE} = OV_{DD}$ | | 1 | 15 | μΑ | | | Outrot Council of Council | | Operating, $C_L = 15pF$ , $f_{INA\ or\ B} = 7.5MHz$ at $-0.5dBFS$ | | 3.8 | | mA | | | Output Supply Current | londd | Sleep mode | | 100 | | ^ | | | | | Shutdown, clock idle, $PD = \overline{OE} = OV_{DD}$ | | 2 | 10 | μΑ | | | | | Operating, f <sub>INA or B</sub> = 7.5MHz at -0.5dBFS | | 105 | 150 | mW | | | Power Dissipation | PDISS | Sleep mode | | 8.4 | mvv | | | | | | Shutdown, clock idle, $PD = \overline{OE} = OV_{DD}$ | | 3 | 45 | μW | | | Power-Supply Rejection Ratio | PSRR | Offset | | ±0.2 | | mV/V | | | Fower-Supply nejection hatto | ronn | Gain | | ±0.1 | | %/V | | | TIMING CHARACTERISTICS | | | | | | | | | CLK Rise to Output Data Valid | tDO | Figure 3 (Note 5) | | 5 | 8 | ns | | | Output Enable Time | tenable | Figure 4 | | 10 | | ns | | | Output Disable Time | tDISABLE | Figure 4 | | 1.5 | | ns | | | CLK Pulse Width High | tch | Figure 3, clock period: 50ns | | $25 \pm 7.5$ | | ns | | | CLK Pulse Width Low | t <sub>CL</sub> | Figure 3, clock period: 50ns | | $25 \pm 7.5$ | | ns | | | Wake-Up Time | twake | Wake up from sleep mode (Note 6) | | 0.51 | | μs | | | wake-op fille | TWAKE | Wake up from shutdown (Note 6) 1.5 | | | μδ | | | | CHANNEL-TO-CHANNEL MATCH | IING | | | | | | | | Crosstalk | | $f_{INA \text{ or } B} = 7.5 \text{MHz at } -0.5 \text{dBFS}$ -70 | | -70 | | dB | | | Gain Matching | | $f_{INA \text{ or B}} = 7.5 \text{MHz at -0.5dBFS}$ | | 0.02 | ±0.2 | dB | | | Phase Matching | | $f_{INA \text{ or B}} = 7.5 MHz \text{ at -0.5dBFS}$ | | 0.25 | | degrees | | - Note 1: Equivalent dynamic performance is obtainable over full OVDD range with reduced CL. - **Note 2:** Specifications at ≥ +25°C are guaranteed by production test and < +25°C are guaranteed by design and characterization. - Note 3: SNR, SINAD, THD, SFDR, and HD3 are based on an analog input voltage of -0.5dBFS referenced to a 1.024V full-scale input voltage range. - **Note 4:** Intermodulation distortion is the total power of the intermodulation products relative to the individual carrier. This number is 6dB or better, if referenced to the two-tone envelope. - $\textbf{Note 5:} \ \, \text{Digital outputs settle to } V_{IH}, \, V_{IL}. \, \text{Parameter guaranteed by design}.$ - Note 6: With REFIN driven externally, REFP, COM, and REFN are left floating while powered down. #### **Typical Operating Characteristics** (V<sub>DD</sub> = 3V, OV<sub>DD</sub> = 2.5V, V<sub>REFIN</sub> = 2.048V, differential input at -0.5dBFS, f<sub>CLK</sub> = 20MHz, C<sub>L</sub> ≈ 10pF, T<sub>A</sub> = +25°C, unless otherwise noted.) #### **Typical Operating Characteristics (continued)** (VDD = 3V, OVDD = 2.5V, V<sub>RFIN</sub> = 2.048V, differential input at -0.5dBFS, f<sub>CLK</sub> = 20MHz, C<sub>L</sub> ≈ 10pF, T<sub>A</sub> = +25°C, unless otherwise noted.) #### Typical Operating Characteristics (continued) (VDD = 3V, OVDD = 2.5V, V<sub>REFIN</sub> = 2.048V, differential input at -0.5dBFS, f<sub>CLK</sub> = 20MHz, C<sub>L</sub> ≈ 10pF, T<sub>A</sub> = +25°C, unless otherwise noted.) # **ANALOG SUPPLY CURRENT vs.** SNR/SINAD, -THD/SFDR vs. **CLOCK DUTY CYCLE** #### **ANALOG SUPPLY CURRENT vs.** ANALOG SUPPLY VOLTAGE #### **ANALOG POWER-DOWN CURRENT vs. Analog Supply Voltage** #### **INTERNAL REFERENCE VOLTAGE vs. Analog Supply Voltage** #### Typical Operating Characteristics (continued) (V<sub>DD</sub> = 3V, OV<sub>DD</sub> = 2.5V, V<sub>REFIN</sub> = 2.048V, differential input at -0.5dBFS, f<sub>CLK</sub> = 20MHz, C<sub>L</sub> ≈ 10pF, T<sub>A</sub> = +25°C, unless otherwise noted.) #### **Pin Description** | PIN | NAME | FUNCTION | | |------------------------------------------------------------------------------------|----------|---------------------------------------------------------------------------------------------------------------------------------|--| | 1 | COM | Common-Mode Voltage Input/Output. Bypass to GND with a ≥ 0.1µF capacitor. | | | 2, 6, 11, 14, 15 | $V_{DD}$ | Analog Supply Voltage. Bypass each pin to GND with a 0.1µF capacitor. The analog supply accepts an input range of 2.7V to 3.6V. | | | 3, 7, 10, 13, 16 | GND | Analog Ground | | | 4 | INA+ | Channel A Positive Analog Input. For single-ended operation, connect signal source to INA+. | | | 5 | INA- | Channel A Negative Analog Input. For single-ended operation, connect INA- to COM. | | | 8 | INB- | Channel B Negative Analog Input. For single-ended operation, connect INB- to COM. | | | 9 INB+ Channel B Positive Analog Input. For single-ended operation, connect signal | | | | | 12 | CLK | Converter Clock Input | | | 17 T/B | | T/B selects the ADC digital output format. High: Two's complement. Low: Straight offset binary. | | | 18 SLEEP High: Deac | | Sleep Mode Input. High: Deactivates the two ADCs, but leaves the reference bias circuit active. Low: Normal operation. | | | Power-Down Input. 19 PD High: Power-down mode Low: Normal operation | | High: Power-down mode | | | 20 | ŌĒ | Output Enable Input. High: Digital outputs disabled Low: Digital outputs enabled | | ### Pin Description (continued) | | T | | |--------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------| | PIN | NAME | FUNCTION | | 21 | D9B | Three-State Digital Output, Bit 9 (MSB), Channel B | | 22 | D8B | Three-State Digital Output, Bit 8, Channel B | | 23 | D7B | Three-State Digital Output, Bit 7, Channel B | | 24 | D6B | Three-State Digital Output, Bit 6, Channel B | | 25 | D5B | Three-State Digital Output, Bit 5, Channel B | | 26 | D4B | Three-State Digital Output, Bit 4, Channel B | | 27 | D3B | Three-State Digital Output, Bit 3, Channel B | | 28 | D2B | Three-State Digital Output, Bit 2, Channel B | | 29 | D1B | Three-State Digital Output, Bit 1, Channel B | | 30 | D0B | Three-State Digital Output, Bit 0 (LSB), Channel B | | 31, 34 | OGND | Output Driver Ground | | 32, 33 | OV <sub>DD</sub> | Output Driver Supply Voltage. Bypass each pin to OGND with a 0.1µF capacitor. The output driver supply accepts an input range of 1.7V to 3.6V. | | 35 | D0A | Three-State Digital Output, Bit 0 (LSB), Channel A | | 36 | D1A | Three-State Digital Output, Bit 1, Channel A | | 37 | D2A | Three-State Digital Output, Bit 2, Channel A | | 38 | D3A | Three-State Digital Output, Bit 3, Channel A | | 39 | D4A | Three-State Digital Output, Bit 4, Channel A | | 40 | D5A | Three-State Digital Output, Bit 5, Channel A | | 41 | D6A | Three-State Digital Output, Bit 6, Channel A | | 42 | D7A | Three-State Digital Output, Bit 7, Channel A | | 43 | D8A | Three-State Digital Output, Bit 8, Channel A | | 44 | D9A | Three-State Digital Output, Bit 9 (MSB), Channel A | | 45 | REFOUT | Internal Reference Voltage Output. May be connected to REFIN through a resistor or a resistor divider. | | 46 | REFIN | Reference Input. VREFIN = 2 × (VREFP - VREFN). Bypass to GND with a >1nF capacitor. | | 47 | REFP | Positive Reference Input/Output. Conversion range is $\pm$ (V <sub>REFP</sub> - V <sub>REFN</sub> ). Bypass to GND with a $> 0.1 \mu F$ capacitor. | | 48 | REFN | Negative Reference Input/Output. Conversion range is $\pm$ (V <sub>REFP</sub> - V <sub>REFN</sub> ). Bypass to GND with a > 0.1 $\mu$ F capacitor. | | | EP | Exposed Pad. Connect to analog ground. | #### **Detailed Description** The MAX1184 uses a 9-stage, fully-differential pipelined architecture (Figure 1) that allows for high-speed conversion while minimizing power consumption. Samples taken at the inputs move progressively through the pipeline stages every half clock cycle. Counting the delay through the output latch, the clock-cycle latency is five clock cycles. 1.5-bit (2-comparator) flash ADCs convert the held-input voltages into a digital code. The digital-to-analog converters (DACs) convert the digitized results back into analog voltages, which are then subtracted from the original held input signals. The resulting error signals are then multiplied by two and the residues are passed along to the next pipeline stages, where the process is repeated until the signals have been processed by all nine stages. Digital error correction compensates for ADC comparator offsets in each of these pipeline stages and ensures no missing codes. Figure 1. Pipelined Architecture—Stage Blocks Figure 2. MAX1184 T/H Amplifiers #### Input Track-and-Hold (T/H) Circuits Figure 2 displays a simplified functional diagram of the input track-and-hold (T/H) circuits in both track-and-hold mode. In track mode, switches S1, S2a, S2b, S4a, S4b, S5a, and S5b are closed. The fully differential circuits sample the input signals onto the two capacitors (C2a and C2b) through switches S4a and S4b. S2a and S2b set the common mode for the amplifier input. and open simultaneously with S1, sampling the input waveform. Switches S4a and S4b are then opened before switches S3a and S3b, connect capacitors C1a and C1b to the output of the amplifier, and switch S4c is closed. The resulting differential voltages are held on capacitors C2a and C2b. The amplifiers are used to charge capacitors C1a and C1b to the same values originally held on C2a and C2b. These values are then presented to the first-stage quantizers and isolate the pipelines from the fast-changing inputs. The wide input bandwidth T/H amplifiers allow the MAX1184 to trackand-sample/hold analog inputs of high frequencies (> Nyquist). The ADC inputs (INA+, INB+, INA-, and INB-) can be driven either differentially or single-ended. Match the impedance of INA+ and INA-, as well as INB+ and INB- and set the common-mode voltage to midsupply (VDD/2) for optimum performance. #### Analog Inputs and Reference Configurations The full-scale range of the MAX1184 is determined by the internally generated voltage difference between REFP (VDD/2 + VREFIN/4) and REFN (VDD/2 - VREFIN/4). The full-scale range for both on-chip ADCs is adjustable through the REFIN pin, which is provided for this purpose. REFOUT, REFP, COM (V<sub>DD</sub>/2), and REFN are internally buffered low-impedance outputs. The MAX1184 provides three modes of reference operation: - Internal reference mode - Buffered external reference mode - Unbuffered external reference mode In internal reference mode, connect the internal reference output REFOUT to REFIN through a resistor (e.g., $10k\Omega$ ) or resistor-divider, if an application requires a reduced full-scale range. For stability and noise filtering purposes, bypass REFIN with a >10nF capacitor to GND. In internal reference mode, REFOUT, COM, REFP, and REFN become low-impedance outputs. In buffered external reference mode, adjust the reference voltage levels externally by applying a stable and accurate voltage at REFIN. In this mode, COM, REFP, and REFN become outputs. REFOUT may be left open or connected to REFIN through a >10k $\Omega$ resistor. In unbuffered external reference mode, connect REFIN to GND. This deactivates the on-chip reference buffers for REFP, COM, and REFN. With their buffers shut down, these nodes become high impedance and may be driven through separate external reference sources. #### **Clock Input (CLK)** The MAX1184's CLK input accepts CMOS-compatible clock signals. Since the interstage conversion of the device depends on the repeatability of the rising and falling edges of the external clock, use a clock with low jitter and fast rise and fall times (< 2ns). In particular, sampling occurs on the rising edge of the clock signal, requiring this edge to provide lowest possible jitter. Any significant aperture jitter would limit the SNR performance of the on-chip ADCs as follows: $$SNR = 20 \times log \left( \frac{1}{2 \times \pi \times f_{IN} \times t_{AJ})} \right)$$ where $f_{\text{IN}}$ represents the analog input frequency and tau is the time of the aperture jitter. Clock jitter is especially critical for undersampling applications. The clock input should always be considered as an analog input and routed away from any analog input or other digital signal lines. The MAX1184 clock input operates with a voltage threshold set to VDD/2. Clock inputs with a duty cycle other than 50%, must meet the specifications for high and low periods as stated in the *Electrical Characteristics*. #### **System Timing Requirements** Figure 3 depicts the relationship between the clock input, analog input, and data output. The MAX1184 samples at the rising edge of the input clock. Output data for channels A and B is valid on the next rising edge of the input clock. The output data has an internal latency of five clock cycles. Figure 4 also determines the relationship between the input clock parameters and the valid output data on channels A and B. #### Digital Output Data, Output Data Format Selection (T/B), Output Enable (OE) All digital outputs, D0A-D9A (Channel A) and D0B-D9B (Channel B), are TTL/CMOS logic-compatible. There is a five-clock-cycle latency between any particular sample and its corresponding output data. Figure 3. System Timing Diagram Table 1. MAX1184 Output Codes For Differential Inputs | DIFFERENTIAL INPUT<br>VOLTAGE* | DIFFERENTIAL<br>INPUT | STRAIGHT OFFSET<br>BINARY<br>T/B = 0 | TWO'S COMPLEMENT<br>T/B = 1 | |--------------------------------|-----------------------|--------------------------------------|-----------------------------| | V <sub>REF</sub> x 511/512 | +FULL SCALE - 1LSB | 11 1111 1111 | 01 1111 1111 | | V <sub>REF</sub> x 1/512 | + 1 LSB | 10 0000 0001 | 00 0000 0001 | | 0 | Bipolar Zero | 10 0000 0000 | 00 0000 0000 | | - V <sub>REF</sub> x 1/512 | - 1 LSB | 01 1111 1111 | 11 1111 1111 | | -V <sub>REF</sub> x 511/512 | - FULL SCALE + 1 LSB | 00 0000 0001 | 10 0000 0001 | | -V <sub>REF</sub> x 512/512 | - FULL SCALE | 00 0000 0000 | 10 0000 0000 | <sup>\*</sup>VRFF = VRFFP - VRFFN The output coding can be chosen to be either straight offset binary or two's complement (Table 1) controlled by a single pin (T/B). Pull T/B low to select offset binary and high to activate two's complement output coding. The capacitive load on the digital outputs D0A–D9A and D0B–D9B should be kept as low as possible (<15pF) to avoid large digital currents that could feed back into the analog portion of the MAX1184, thereby degrading its dynamic performance. Using buffers on the digital outputs of the ADCs can further isolate the digital outputs from heavy capacitive loads. To further improve the dynamic performance of the MAX1184, small-series resistors (e.g., $100\Omega$ ) may be added to the digital output paths close to the MAX1184. Figure 4 displays the timing relationship between output enable and data output valid as well as power-down/wake-up and data output valid. Figure 4. Output Timing Diagram ### Power-Down (PD) and Sleep (SLEEP) Modes The MAX1184 offers two power-save modes—sleep and full power-down mode. In sleep mode (SLEEP = 1), only the reference bias circuit is active (both ADCs are disabled), and current consumption is reduced to 2.8mA. To enter full power-down mode, pull PD high. With $\overline{OE}$ simultaneously low, all outputs are latched at the last value prior to the power down. Pulling $\overline{OE}$ high forces the digital outputs into a high-impedance state. #### \_Applications Information Figure 5 depicts a typical application circuit containing two single-ended to differential converters. The internal reference provides a VDD/2 output voltage for level-shifting purposes. The input is buffered and then split to a voltage follower and inverter. One lowpass filter per ADC suppresses some of the wideband noise associated with high-speed op amps follows the amplifiers. The user may select the RISO and CIN values to optimize the filter performance, to suit a particular application. For the application in Figure 5, a RISO of $50\Omega$ is placed before the capacitive load to prevent ringing and oscillation. The 22pF CIN capacitor acts as a small bypassing capacitor. Figure 5. Typical Application for Single-Ended to Differential Conversion Figure 6. Transformer-Coupled Input Drive #### **Using Transformer Coupling** A RF transformer (Figure 6) provides an excellent solution to convert a single-ended source signal to a fully differential signal, required by the MAX1184 for optimum performance. Connecting the center tap of the transformer to COM provides a V<sub>DD</sub>/2 DC level shift to the input. Although a 1:1 transformer is shown, a stepup transformer may be selected to reduce the drive requirements. A reduced signal swing from the input driver, such as an op amp, may also improve the overall distortion. In general, the MAX1184 provides better SFDR and THD with fully-differential input signals than single- Figure 7: Using an Op Amp for Single-Ended, AC-Coupled Input Drive ended drive, especially for very high input frequencies. In differential input mode, even-order harmonics are lower as both inputs (INA+, INA- and/or INB+, INB-) are balanced, and each of the ADC inputs only requires half the signal swing compared to a single-ended mode. #### Single-Ended AC-Coupled Input Signal Figure 7 shows an AC-coupled, single-ended application. Amplifiers like the MAX4108 provide high speed, high bandwidth, low noise, and low distortion to maintain the integrity of the input signal. Figure 8. Typical QAM Application, Using the MAX1184 #### **Typical QAM Demodulation Application** The most frequently used modulation technique for digital communications applications is probably the quadrature amplitude modulation (QAM). Typically found in spread-spectrum-based systems, a QAM signal represents a carrier frequency modulated in both amplitude and phase. At the transmitter, modulating the baseband signal with quadrature outputs, a local oscillator followed by subsequent up-conversion can generate the QAM signal. The result is an in-phase (I) and a quadrature (Q) carrier component, where the Q component is 90 degree phase-shifted with respect to the in-phase component. At the receiver, the QAM signal is divided down into it's I and Q components, essentially representing the modulation process reversed. Figure 8 displays the demodulation process performed in the analog domain, using the dual matched 3V, 10-bit ADC (MAX1184), and the MAX2451 quadrature demodulator to recover and digitize the I and Q baseband signals. Before being digitized by the MAX1184, the mixed down-signal components may be filtered by matched analog filters, such as Nyquist or pulse-shaping filters, which remove any unwanted images from the mixing process, thereby enhancing the overall signal-to-noise (SNR) performance and minimizing intersymbol interference. ### Grounding, Bypassing, and Board Layout The MAX1184 requires high-speed board layout design techniques. Locate all bypass capacitors as close to the device as possible, preferably on the same side as the ADC, using surface-mount devices for minimum inductance. Bypass VDD, REFP, REFN, and COM with two parallel 0.1µF ceramic capacitors and a 2.2µF bipolar capacitor to GND. Follow the same rules to bypass the digital supply (OVDD) to OGND. Multilayer boards with separated ground and power planes produce the highest level of signal integrity. Consider the use of a split ground plane arranged to match the physical location of the analog ground (GND) and the digital output driver ground (OGND) on the ADC's package. The two ground planes should be joined at a single point such that the noisy digital ground currents do not interfere with the analog ground plane. The ideal location of this connection can be determined experimentally at a point along the gap between the two ground planes, which produces optimum results. Make this connection with a lowvalue, surface-mount resistor ( $1\Omega$ to $5\Omega$ ), a ferrite bead, or a direct short. Alternatively, all ground pins could share the same ground plane, if the ground plane is sufficiently isolated from any noisy, digital systems ground plane (e.g., downstream output buffer or DSP ground plane). Route high-speed digital signal traces away from the sensitive analog traces of either channel. Make sure to isolate the analog input lines to each respective converter to minimize channel-to-channel crosstalk. Keep all signal lines short and free of 90 degree turns. #### Static Parameter Definitions #### Integral Nonlinearity (INL) Integral nonlinearity is the deviation of the values on an actual transfer function from a straight line. This straight line can be either a best straight-line fit or a line drawn between the endpoints of the transfer function, once offset and gain errors have been nullified. The static linearity parameters for the MAX1184 are measured using the best straight-line fit method. #### **Differential Nonlinearity (DNL)** Differential nonlinearity is the difference between an actual step width and the ideal value of 1LSB. A DNL error specification of less than 1LSB guarantees no missing codes and a monotonic transfer function. #### Dynamic Parameter Definitions #### **Aperture Jitter** Figure 9 depicts the aperture jitter (tAJ), which is the sample-to-sample variation in the aperture delay. Figure 9. T/H Aperture Timing #### **Aperture Delay** Aperture delay (t<sub>AD</sub>) is the time defined between the falling edge of the sampling clock and the instant when an actual sample is taken (Figure 9). #### Signal-to-Noise Ratio (SNR) For a waveform perfectly reconstructed from digital samples, the theoretical maximum SNR is the ratio of the full-scale analog input (RMS value) to the RMS quantization error (residual error). The ideal, theoretical minimum analog-to-digital noise is caused by quantization error only and results directly from the ADC's resolution (N-Bits): $$SNR_{dB[max]} = 6.02 \times N + 1.76$$ In reality, there are other noise sources besides quantization noise (e.g. thermal noise, reference noise, clock jitter, etc.). SNR is computed by taking the ratio of the RMS signal to the RMS noise, which includes all spectral components minus the fundamental, the first five harmonics, and the DC offset. #### **Signal-to-Noise Plus Distortion (SINAD)** SINAD is computed by taking the ratio of the RMS signal to all spectral components minus the fundamental and the DC offset. #### **Total Harmonic Distortion (THD)** THD is typically the ratio of the RMS sum of the first four harmonics of the input signal to the fundamental itself. This is expressed as: THD = $$20 \times \log_{10} \left( \frac{\sqrt{V_2^2 + V_3^2 + V_4^2 + V_5^2}}{V_1} \right)$$ where $V_1$ is the fundamental amplitude, and $V_2$ through $V_5$ are the amplitudes of the 2nd- through 5th-order harmonics. #### Spurious-Free Dynamic Range (SFDR) SFDR is the ratio expressed in decibels of the RMS amplitude of the fundamental (maximum signal component) to the RMS value of the next largest spurious component, excluding DC offset. #### **Intermodulation Distortion (IMD)** The two-tone IMD is the ratio expressed in decibels of either input tone to the worst 3rd-order (or higher) intermodulation products. The individual input tone levels backed off by 6.5dB from full scale. **Table 2. Pin-Compatible Versions** | PART | RESOLUTION<br>(BITS) | SPEED GRADE<br>(Msps) | OUTPUT<br>BUS | |---------|----------------------|-----------------------|---------------| | MAX1190 | 10 | 120 | Full-Duplex | | MAX1180 | 10 | 105 | Full-Duplex | | MAX1181 | 10 | 80 | Full-Duplex | | MAX1182 | 10 | 65 | Full-Duplex | | MAX1183 | 10 | 40 | Full-Duplex | | MAX1186 | 10 | 40 | Half-Duplex | | MAX1184 | 10 | 20 | Full-Duplex | | MAX1185 | 10 | 20 | Half-Duplex | | MAX1198 | 8 | 100 | Full-Duplex | | MAX1197 | 8 | 60 | Full-Duplex | | MAX1196 | 8 | 40 | Half-Duplex | | MAX1195 | 8 | 40 | Full-Duplex | #### Functional Diagram 19 \_\_\_\_\_\_/VI/XI/VI #### **Package Information** (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to <a href="https://www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>.) #### Package Information (continued) DALLAS ////X/// 21-0065 G (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to www.maxim-ic.com/packages.) b b1 - NOTES: 1. ALL DIMENSIONS AND TOLERANCING CONFORM TO ANSI Y14.5-1982. 2. DATUM PLANE \_H— IS LOCATED AT MOLD PARTING LINE AND COINCIDENT WITH LEAD, WHERE LEAD EXITS PLASTIC BIDLY AT BUTTOM OF PARTING LINE. 3. DIMENSIONS DI AND EL DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE MOLD PROTRUSION IS 0.25 MM ON DI AND EL DIMENSIONS. 4. THE TOP OF PACKAGE IS SMALLER THAN THE BUTTOM OF PACKAGE BY 0.15 MILLIMETERS. 5. DIMENSION 6 DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 MM TOTAL IN EXCESS OF THE 6 DIMENSION AT MAXIMUM MATERIAL CONDITION. 6. ALL DIMENSIONS ARE IN MILLIMETERS. 7. THIS OUTLINE CONFORMS TO JEDEC PUBLICATION 95 REGISTRATION MS-026, VARIATION ABA-HD. 8. LEADS SHALL BE COPLANAR WITHIN 0.08 MM. 9. EXPOSED DIE PAD SHALL BE COPLANAR WITH BOTTOM OF PACKAGE WITHIN 2 MILS (.05 MM). 10. DIMENSIONS X & Y APPLY TO EXPOSED PAD (EP) VERSIONS ONLY, SEE INDIVIDUAL PRODUCT DATASHEET TO DETERNINE IF A PRODUCT USES EXPOSED PAD PACKAGE. 1. NUMBER OF LEADS SHOWN ARE FOR REFERENCE ONLY. 0.27 0.23 0.20 0.16 | | S | JEI | DEC VARIATI | ION | |---|----------------|------|-------------|------| | | M<br>B<br>C | | ABC-HD | | | | Ľ | MIN. | N□M. | MAX. | | 1 | Α | - AL | ~~ | 1.20 | | 1 | A <sub>1</sub> | 0.05 | 0.10 | 0.15 | | 1 | Az | 0.95 | 1.00 | 1.05 | | 1 | D | 8.90 | 9.00 | 9.10 | | 1 | D <sub>1</sub> | 6.90 | 7.00 | 7.10 | | 1 | Ε | 8.90 | 9.00 | 9.10 | | 1 | E <sub>1</sub> | 6.90 | 7.00 | 7.10 | | 1 | L | 0.45 | 0.60 | 0.75 | | 1 | N | | 48 | - | 0.50 BSC. 0.22 0.20 | | | EXPOSED PAD VARIATIONS | | | | | | |--------------|------|------------------------|------|------|------|------|--| | | | Х | | | Υ | | | | PKG.<br>CODE | MIN. | NDM. | MAX. | MIN. | NDM. | MAX. | | | C48E-7 | 3.70 | 4.00 | 4.30 | 3.70 | 4.00 | 4.30 | | | C48E-8 | 4.70 | 5.00 | 5.30 | 4.70 | 5.00 | 5.30 | | | C48E-10 | 3.70 | 4.00 | 4.30 | 3.70 | 4.00 | 4.30 | | TITLE PACKAGE OUTLINE, 48L TQFP, 7x7x1.0mm EP OPTION -DRAWING NOT TO SCALE- 0.17 0.17 0.09 0.09 #### **Revision History** Pages changed at Rev 1: Title change—all pages, 1-21 Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time. Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600