### MIC23156



1.5A, 3MHz Synchronous Buck Regulator with HyperLight Load<sup>®</sup> and I<sup>2</sup>C Control for Dynamic Voltage Scaling

### **General Description**

The MIC23156 is a high-efficiency 1.5A synchronous buck regulator with HyperLight Load<sup>®</sup> mode and dynamic voltage scaling control through I<sup>2</sup>C. HyperLight Load provides very high efficiency at light loads and ultra-fast transient response. The ability to dynamically change the output voltage and maintain high output voltage accuracy make the MIC23156 perfectly suited for supplying processor core voltages. An additional benefit of this proprietary architecture is very low output ripple voltage throughout the entire load range with the use of small output capacitors. Fast mode plus I<sup>2</sup>C provides output voltage and chip enable/disable control from standard I<sup>2</sup>C bus with I<sup>2</sup>C clock rates of 100kHz, 400kHz, and 1MHz.

The MIC23156 is designed for use with  $1\mu H$ , and an output capacitor as small as  $2.2\mu F$  that enables a total solution size, less than 1mm in height.

The MIC23156 is available in both 16-ball, 0.4mm Pitch, 1.81mm x 1.71mm wafer level chip scale (WLCSP), and 17-pin 2.8mm x 2.5mm  $MLF^{\circledast}$  packages with an operating junction temperature range of  $-40^{\circ}$ C to  $+125^{\circ}$ C.

Datasheets and support documentation are available on Micrel's web site at: www.micrel.com.

#### **Features**

- Input voltage: 2.7V to 5.5V
- Up to 1.5A output current
- 1MHz I<sup>2</sup>C-controlled adjustable output
  - $V_{OUT} = 0.7 \text{ to } 2.4 \text{V in } 10 \text{mV steps}$
- High output voltage accuracy (±1.5% over temperature)
- Fast pin-selectable output voltage
- Programmable soft-start using external capacitor
- Ultra-low quiescent current of 30µA when not switching
- · Thermal-shutdown and current-limit protection
- · Safe startup in to pre-biased output
- Stable with 1μH output inductor and 2.2μF ceramic capacitor
- Up to 93% peak efficiency
- -40°C to +125°C junction temperature range

## **Applications**

- Mobile handsets
- Solid state drives (SSD)
- WiFi/WiMx/WiBro modules
- Portable applications

## **Typical Application**



HyperLight Load is a registered trademark of Micrel, Inc.

MLF and MicroLead Frame are registered trademarks of Amkor Technology, Inc.

Micrel Inc. • 2180 Fortune Drive • San Jose, CA 95131 • USA • tel +1 (408) 944-0800 • fax + 1 (408) 474-1000 • http://www.micrel.com

April 22, 2013 Revision 1.0

## **Ordering Information**

| Part Number   | Marking | Default Out | utput Voltage Junction Package |                               | Beekene                                 |
|---------------|---------|-------------|--------------------------------|-------------------------------|-----------------------------------------|
| Part Number   | Code    | VSEL = LOW  | VSEL = HIGH                    | Temperature Range             | Раскаде                                 |
| MIC23156-0YCS | JA      | 4.0)/       | 0.07                           | 16-Ball 1.81mm x 1.71mm WLCSP |                                         |
| MIC23156-0YML | JQA     | 1.0V        | 0.8V                           | –40°C to +125°C               | 17-Pin 2.8mm × 2.5mm MLF <sup>(1)</sup> |

#### Note:

## **Pin Configuration**



1.81mm × 1.71mm WLCSP (CS) Adjustable Output Voltage (Top View)



2.8mm × 2.5mm MLF (ML) Adjustable Output Voltage (Top View)

<sup>1.</sup> MLF is a Green, RoHS-compliant package. Lead finish is NiPdAu. Mold is Halogen free..

# **Pin Description**

| Ball<br>Number | Pin<br>Number | Pin   | Pin Function                                                                                                                                         |
|----------------|---------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| WLCSP          | MLF           | Name  |                                                                                                                                                      |
| A1             | 2             | SCL   | Fast-Mode Plus 1MHz I <sup>2</sup> C Clock Input Pin.                                                                                                |
| A2             | 3             | SDA   | Fast-Mode Plus 1MHz I <sup>2</sup> C Data Input/Output Pin.                                                                                          |
| A3             | 4             | SNS   | Sense: Connect to V <sub>OUT</sub> , close to output cap to sense V <sub>OUT</sub> .                                                                 |
| A4             | 5             | SS    | Programmable Soft Start: Connect capacitor to AGND.                                                                                                  |
| B1             | 1             | VI2C  | Power Connection for I <sup>2</sup> C Bus Voltage: Connect this pin to the voltage domain of the I <sup>2</sup> C bus supply. Do not leave floating. |
| B2             | 11            | VSEL  | Pin Selectable: Output voltage of either of two I <sup>2</sup> C voltage registers. Do not leave floating.                                           |
| В3             | 7             | PGOOD | Power Good Indicator: Use an external pull-up resistor to supply.                                                                                    |
| B4             | 8             | AVIN  | Input Voltage to Power Analog Functions: Connect decoupling capacitor to ground.                                                                     |
| C1, C2         | 16, 17        | SW    | Switch Connection: Internal power MOSFET output switches.                                                                                            |
| C3, D3         | 12, 13        | PVIN  | Input Voltage to Power Switches: Connect decoupling capacitor to ground.                                                                             |
| C4             | 9             | AGND  | Analog Ground: Connect to central ground point where all high-current paths meet (C <sub>IN</sub> , C <sub>OUT</sub> , and PGND) for best operation. |
| D1, D2         | 14, 15        | PGND  | Power Ground Connection.                                                                                                                             |
| D4             | 10            | EN    | Enable: Logic high enables operation of voltage regulator. Logic low shuts down the device. Do not leave floating.                                   |
| _              | 6             | NC    | No Connect.                                                                                                                                          |

# Absolute Maximum Ratings<sup>(1)</sup>

| Input Supply Voltage (AVIN, PVIN, VI2C)    | 0.3V to +6V          |
|--------------------------------------------|----------------------|
| Switch Voltage (SW)                        | 0.3V to AVIN         |
| Logic Voltage (EN, PGOOD)                  | 0.3V to AVIN         |
| Logic Voltage (VSEL, SCL, SDA)             | 0.3V to VI2C         |
| Analog Input Voltage (SNS, SS)             | 0.3V to AVIN         |
| Power Dissipation ( $T_A = +70^{\circ}C$ ) | . Internally Limited |
| Storage Temperature (T <sub>S</sub> )      | 65°C to +150°C       |
| Lead Temperature (soldering, 10s)          | +260°C               |
| ESD Rating <sup>(3)</sup>                  | 2kV                  |

# Operating Ratings<sup>(2)</sup>

| Input Supply Voltage (AVIN, PVIN, VI2C)         | +2.7V to +5.5V                                              |
|-------------------------------------------------|-------------------------------------------------------------|
| Switch Voltage (SW)                             | 0V to AVIN                                                  |
| Logic Voltage (EN, PGOOD)                       | 0V to AVIN                                                  |
| Logic Voltage (VSEL, SCL, SDA)                  | 0V to VI2C                                                  |
| Analog Input Voltage (SNS, SS)                  | 0V to AVIN                                                  |
| Junction Temperature Range (T <sub>J</sub> )40° | $^{\circ}$ C $\leq$ T <sub>J</sub> $\leq$ +125 $^{\circ}$ C |
| Thermal Resistance                              |                                                             |
| 1.81mm × 1.71mm WLCSP-16 ( $\theta_{JA}$ )      | 150°C/W                                                     |
| 2.8mm × 2.5mm MLF-17 (θ <sub>IA</sub> )         | 89°C/W                                                      |

## Electrical Characteristics<sup>(4)</sup>

 $T_A = 25^{\circ}C$ , AVIN = PVIN =  $V_{EN} = V_{VI2C} = 3.6V$ ; L =  $1.0\mu H$ ;  $C_{OUT} = 2.2\mu F$ , unless otherwise specified. **Bold** values indicate  $-40^{\circ}C \le T_J \le +125^{\circ}C$ , unless noted.

| Parameter                       | Condition                                                | Min.       | Тур. | Max.       | Units |
|---------------------------------|----------------------------------------------------------|------------|------|------------|-------|
| Supply Voltage Range            |                                                          | 2.7        |      | 5.5        | V     |
| Enable Logic Pin Low Threshold  | Logic Low                                                |            |      | 0.5        | V     |
| Enable Logic Pin High Threshold | Logic High                                               | 1.2        |      |            | V     |
| VSEL Logic Pin Low Threshold    | Logic Low                                                |            |      | 0.3 × VI2C | V     |
| VSEL Logic Pin High Threshold   | Logic High                                               | 0.7 × VI2C |      |            | V     |
| Logic Pin Input Current         | Pins: EN and VSEL                                        |            | 0.1  | 2          | μΑ    |
| Undervoltage Lockout Threshold  | Rising                                                   | 2.45       | 2.55 | 2.65       | V     |
| Undervoltage Lockout Hysteresis | Falling                                                  |            | 75   |            | mV    |
| Shutdown Temperature            |                                                          |            | 160  |            | °C    |
| Shutdown Temperature Hysteresis |                                                          |            | 20   |            | °C    |
| Shutdown Current                | V <sub>EN</sub> = 0V                                     |            | 0.1  | 5          | μA    |
| DC-to-DC Converter              |                                                          |            |      |            |       |
| Output Voltage Accuracy         | V <sub>OUT</sub> = 1V, I <sub>OUT</sub> = 10mA           | -1.5       |      | +1.5       | %     |
| Quiescent Current               | $I_{OUT} = 0$ mA, $V_{FB} > 1.2*V_{OUT}$                 |            | 30   | 50         | μA    |
| Output Voltage Range            |                                                          | 0.7        |      | 2.4        | V     |
| Output Voltage Line Regulation  | 3.0V < V <sub>AVIN</sub> < 4.5, I <sub>LOAD</sub> = 10mA |            | 0.02 |            | %/V   |
| Output Voltage Load Regulation  | 20mA < I <sub>OUT</sub> < 1A                             |            | 0.04 |            | %     |

#### Notes:

- 1. Exceeding the absolute maximum ratings may damage the device.
- 2. The device is not guaranteed to function outside its operating ratings.
- 3. Devices are ESD sensitive. Handling precautions are recommended. Human body model, 1.5k in series with 100pF.
- Specification for packaged product only.

# **Electrical Characteristics**<sup>(4)</sup> (Continued)

 $T_A = 25$ °C, AVIN = PVIN =  $V_{EN} = V_{VI2C} = 3.6$ V; L = 1.0 $\mu$ H;  $C_{OUT} = 2.2\mu$ F, unless otherwise specified. **Bold** values indicate -40°C  $\leq T_J \leq +125$ °C, unless noted.

| Parameter                                                   | Condition                                                           | Min.           | Тур. | Max.       | Units |
|-------------------------------------------------------------|---------------------------------------------------------------------|----------------|------|------------|-------|
|                                                             | I <sub>SW</sub> = +100mA, High-Side Switch PMOS (MLF)               |                | 0.17 |            |       |
| Switch On-Resistance                                        | I <sub>SW</sub> = +100mA, High-Side Switch PMOS (WLCSP)             |                | 0.15 |            | Ω     |
| Switch On-Nesistance                                        | I <sub>SW</sub> = -100mA, Low-Side Switch NMOS (MLF)                |                | 0.15 |            | 12    |
|                                                             | I <sub>SW</sub> = -100mA, Low-Side Switch NMOS (WLCSP)              |                | 0.13 |            |       |
| Current Limit (DC Value)                                    | V <sub>OUT</sub> = 1V                                               | 1.7            | 2.9  | 5.1        | Α     |
| Frequency                                                   |                                                                     |                | 3    |            | MHz   |
| Maximum Duty Cycle                                          | Frequency = 3MHz                                                    | 80             |      |            | %     |
| DVS Step Size                                               |                                                                     |                | 10   |            | mV    |
| Soft-Start Time                                             | V <sub>OUT</sub> = 90%, C <sub>SS</sub> = 120pF                     |                | 250  |            | μs    |
| I <sup>2</sup> C Interface (Assuming 550pF                  | Total Bus Capacitance)                                              |                |      |            |       |
| I <sup>2</sup> C Address                                    | Read (Binary, Hex)                                                  | 10110111, 0xB7 |      |            |       |
| T C Address                                                 | Write (Binary, Hex)                                                 | 10110110, 0xB6 |      |            |       |
| LOW-Level Input Voltage                                     | SCL, SDA                                                            |                |      | 0.3 × VI2C | V     |
| HIGH-Level Input Voltage                                    | SCL, SDA                                                            | 0.7 × VI2C     |      |            | V     |
| SDA Pull-Down Resistance                                    | Open drain pull-down on SDA during read back, $I_{SDA} = 500 \mu A$ |                | 20   |            | Ω     |
| Power Good                                                  |                                                                     |                |      |            |       |
| PGOOD Output Low                                            | $V_{OUT} < 80\% \ V_{NOM}, \ I_{PGOOD} = -500 \mu A$                |                | 100  |            | mV    |
| PGOOD Output Leakage                                        | V <sub>OUT</sub> = V <sub>NOM</sub>                                 |                |      | 5          | μA    |
| PGOOD Threshold<br>% of V <sub>OUT</sub> < V <sub>NOM</sub> | V <sub>OUT</sub> ramping up                                         | 86             |      | 96         | %     |
| PGOOD hysteresis                                            |                                                                     |                | 5    |            | %     |

## **Typical Characteristics**



## **Typical Characteristics (Continued)**

DAC VOLTAGE CODE



TEMPERATURE (°C)

**OUTPUT CURRENT (mA)** 

### **Functional Characteristics**



## **Functional Characteristics (Continued)**



## **Functional Characteristics (Continued)**

### **Power Good during Startup**



### **Power Good during Shutdown**







Time (1ms/div)

## **Functional Block Diagram**



Figure 1. Simplified MIC23156 Functional Block Diagram

### **Functional Description**

#### **PVIN**

The input supply (PVIN) provides power to the internal MOSFETs for the switch mode regulator section. The PVIN operating range is 2.7V to 5.5V so an input capacitor with a minimum voltage rating of 6.3V is recommended. Due to the high switching speed, a minimum 2.2µF bypass capacitor placed close to PVIN and the power ground (PGND) pin is required. Refer to PCB Layout Recommendations (MLF Package) for more details.

#### **AVIN**

Analog VIN (AVIN) provides power to the internal control and analog supply circuitry. AVIN must be tied to PVIN through a  $10\Omega$  RC filter. Careful layout should be considered to ensure that any high-frequency switching noise caused by PVIN is reduced before reaching AVIN. A  $2.2\mu F$  capacitor as close to AVIN as possible is recommended. Refer to PCB Layout Recommendations (MLF Package) for more details.

#### ΕN

A logic high signal on the enable pin activates the output voltage of the device. A logic low signal on the enable pin deactivates the output and reduces supply current to 0.1 $\mu$ A. Do not leave the EN pin floating. MIC23156 features external soft-start circuitry via the soft start (SS) pin that reduces in-rush current and prevents the output voltage from overshooting when EN is driven logic high. Do not leave the EN pin floating.

#### SW

The switch (SW) connects directly to one end of the inductor and provides the current path during switching cycles. The other end of the inductor is connected to the SNS pin, output capacitor and the load. Due to the high speed switching on this pin, the switch node should be routed away from sensitive nodes whenever possible.

#### **SNS**

The sense (SNS) pin is connected to the output of the device to provide feedback to the control circuitry. The SNS connection should be placed close to the output capacitor. Refer to PCB Layout Recommendations (MLF Package) for more details.

#### **AGND**

The analog ground (AGND) is the ground path for the biasing and control circuitry. The current loop for the signal ground should be separate from the power ground

(PGND) loop. Refer to PCB Layout Recommendations (MLF Package) for more details.

#### **PGND**

The power ground (PGND) pin is the ground path for the high current in PWM mode. The current loop for the power ground should be as small as possible and separate from the analog ground (AGND) loop as applicable. Refer to PCB Layout Recommendations (MLF Package) for more details.

#### **PGOOD**

The power good (PGOOD) pin is an open drain output which indicates logic high when the output voltage is typically above 90% of its steady state voltage. A pull-up resistor of more than  $5k\Omega$  should be connected from PGOOD to VOUT.

#### SS

The soft-start (SS) pin is used to control the output voltage ramp up time. The approximate equation for the ramp time in seconds is 820 × 103 × ln(10) ×  $C_{SS}$ . For example, for a  $C_{SS}$  = 120pF,  $T_{RISE}$  ≈ 230µs. Refer to the " $V_{OUT}$  Rise Time vs.  $C^{SS}$ " graph in the Typical Characteristics section. The minimum recommended value for  $C_{SS}$  is 120pF.

#### VI2C

Power connection for I<sup>2</sup>C bus voltage. Connect this pin to the voltage domain of the I<sup>2</sup>C bus supply.

#### **VSEL**

Selectable output voltage of either of two I2C voltage registers. A logic low selects buck register 1 and logic high selects buck register 2. If no I<sup>2</sup>C programming is used the output voltages will be as per the default voltage register values. Do not leave floating.

#### SCL

The I $^2$ C clock input pin provides a reference clock for clocking in the data signal. This is a fast-mode plus 1MHz input pin, and requires a 4.7K $\Omega$  pull-up resistor.

#### SDA

The I<sup>2</sup>C data input/output pin allows for data to be written to and read from the MIC23156. This is a fast-mode plus 1MHz I<sup>2</sup>C pin, and requires a  $4.7 \mathrm{K}\Omega$  pull-up resistor.

### **Application Information**

The MIC23156 is a high-performance DC-to-DC step-down regulator offering a small solution size and supporting up to 1.5A in a 2.8mm × 2.5mm MLF and 1.81mm × 1.71mm WLCSP package. Using the HyperLight Load switching scheme, the MIC23156 is able to maintain high efficiency and exceptional voltage accuracy throughout the entire load range while providing ultra-fast load transient response. Another beneficial feature is the ability to dynamically change the output voltage in steps of 10mV. The following subsections provide additional device application information.

#### **Input Capacitor**

A 2.2µF (or larger) ceramic capacitor should be placed as close as possible to the PVIN and AVIN pins with short trace for good noise performance. X5R or X7R type ceramic capacitors are recommended for better tolerance over temperature. The Y5V and Z5U type temperature rating ceramic capacitors are not recommended due to their large reduction in capacitance over temperature and increased resistance at high frequencies. These reduce their ability to filter out high-frequency noise. The rated voltage of the input capacitor should be at least 20% higher than the maximum operating input voltage over the operating temperature range.

### **Output Capacitor**

Output capacitor selection is also a trade-off between performance, size, and cost. Increasing output capacitor will lead to an improved transient response, however, the size and cost also increase. The MIC23156 is designed for use with a 2.2µF or greater ceramic output capacitor. A low equivalent series resistance (ESR) ceramic output capacitor is recommended based upon performance, size and cost. Both the X7R or X5R temperature rating capacitors are recommended. Refer to Table 1 for additional information.

#### **Inductor Selection**

Inductor selection is a balance between efficiency, stability, cost, size, and rated current. Since the MIC23156 is compensated internally, the recommended inductance of L is limited from 0.47 $\mu$ H to 2.2 $\mu$ H to ensure system stability.

For faster transient response, a  $0.47\mu H$  inductor will yield the best result. For lower output ripple, a  $2.2\mu H$  inductor is recommended.

Maximum current ratings of the inductor are generally given in two methods; permissible DC current, and saturation current. Permissible DC current can be rated either for a 40°C temperature rise or a 10% to 30% loss in inductance.

Ensure the inductor selected can handle the maximum operating current. When saturation current is specified, make sure that there is enough margin so that the peak current does not cause the inductor to saturate. Peak current can be calculated as noted in Equation 1:

$$I_{PEAK} = \left[I_{OUT} + V_{OUT} \left(\frac{1 - V_{OUT} / V_{IN}}{2 \times f \times L}\right)\right]$$
 Eq. 1

As shown by Equation 1, the peak inductor current is inversely proportional to the switching frequency and the inductance. The lower the switching frequency or the inductance, the higher the peak current. As input voltage increases, the peak current also increases.

The size of the inductor depends upon the requirements of the application. Refer to the Typical Application and Bill of Materials for details.

DC resistance (DCR) is also important. While DCR is inversely proportional to size, DCR can represent a significant efficiency loss. Refer to Efficiency Considerations.

The transition between continuous-conduction mode (CCM) to HyperLight Load mode is determined by the inductor ripple current and the load current.

Figure 2 shows the signals for high-side switch drive (HSD) for  $T_{ON}$  control, the Inductor current and the low side switch drive (LSD) for  $T_{OFF}$  control.



Figure 2. HSD Signals for T<sub>ON</sub> Control, Inductor Current, and LSD for T<sub>OFF</sub> Control

In HLL mode, the inductor is charged with a fixed Ton pulse on the high-side switch (HSD). After this, the LDS is switched on and current falls at a rate  $V_{\text{OUT}}/L$ . The controller remains in HLL mode while the inductor falling current is detected to cross approximately 200mA. When the LSD (or  $T_{\text{OFF}}$ ) time reaches its minimum and the inductor falling current is no longer able to reach this 200mA threshold, the part is in CCM mode and switching at a virtually constant frequency.

Table 1 optimizes the inductor to output capacitor combination for maintaining a minimum phase margin of 45°.

Table 1. Maximum Cout vs. Inductor

| Inductor | Minimum<br>C <sub>OUT</sub> | Recommended Cout | Maximum<br>С <sub>оит</sub> |
|----------|-----------------------------|------------------|-----------------------------|
| 0.47µH   | 2.2µF                       | 4.7µF            | 25µF                        |
| 1.0µH    | 2.2µF                       | 2.2µF            | 15µF                        |
| 2.2µH    | 2.2µF                       | 2.2µF            | 6.8µF                       |

#### **Duty Cycle**

The typical maximum duty cycle of the MIC23156 is 80%.

#### Thermal Shutdown

When the internal die temperature of MIC23156 reaches 160°C, the internal driver is disabled until the die temperature falls below 140°C.

### **Efficiency Considerations**

Efficiency is defined as the amount of useful output power, divided by the amount of power supplied, as shown in Equation 2:

Efficiency% = 
$$\left(\frac{V_{OUT} \times I_{OUT}}{V_{IN} \times I_{IN}}\right) \times 100$$
 Eq. 2

There are two types of losses in switching converters: DC losses and switching losses. DC losses are simply the power dissipation of I<sup>2</sup>R. Power is dissipated in the high-side switch during the on cycle. Power loss is equal to the high side MOSFET R<sub>DSON</sub> multiplied by the switch current squared. During the off cycle, the low side N-channel MOSFET conducts, also dissipating power. Device operating current also reduces efficiency. The product of the quiescent (operating) current and the supply voltage represents another DC loss. The current required driving the gates on and off at a constant 3MHz frequency and the switching transitions make up the switching losses.



Figure 3. Efficiency under Load

Figure 3 shows an efficiency curve. From 10mA load to 1.5A, efficiency losses are dominated by quiescent current losses, gate drive and transition losses. By using the HyperLight Load mode, the MIC23156 is able to maintain high efficiency at low output currents.

Over 200mA, efficiency loss is dominated by MOSFET  $R_{DSON}$  and inductor losses. Higher input supply voltages will increase the gate-to-source threshold on the internal MOSFETs, thereby reducing the internal  $R_{DSON}$ . This improves efficiency by reducing DC losses in the device. All but the inductor losses are inherent to the device. In which case, inductor selection becomes increasingly critical in efficiency calculations. As the inductors are reduced in size, the DC resistance (DCR) can become quite significant. The DCR losses can be calculated as in Equation 3:

$$P_{DCR} = I_{OUT}^2 x DCR$$

Eq. 3

From that, the loss in efficiency due to inductor resistance can be calculated as in Equation 4:

$$\text{Efficiency Loss} = \left[1 - \left(\frac{V_{OUT} \times I_{OUT}}{V_{OUT} \times I_{OUT} \times P_{DCR}}\right)\right] \times 100$$

Eq. 4

Efficiency loss due to DCR is minimal at light loads and gains significance as the load is increased. Inductor selection becomes a tradeoff between efficiency and size in this case.

#### **HyperLight Load Mode**

The MIC23156 uses a minimum on and off time proprietary control loop (patented by Micrel). When the output voltage falls below the regulation threshold, the error comparator begins a switching cycle that turns the PMOS on and keeps it on for the duration of the minimum-on-time. This increases the output voltage. If the output voltage is over the regulation threshold, then the error comparator turns the PMOS off for a minimumoff-time until the output drops below the threshold. The NMOS acts as an ideal rectifier that conducts when the PMOS is off. Using an NMOS switch instead of a diode allows for lower voltage drop across the switching device when it is on. The synchronous switching combination between the PMOS and the NMOS allows the control loop to work in discontinuous mode for light load operations. In discontinuous mode, the MIC23156 works in HyperLight Load to regulate the output. As the output current increases, the off time decreases, thus providing more energy to the output. This switching scheme improves the efficiency of MIC23156 during light load currents by only switching when it is needed. As the load current increases, the MIC23156 goes into continuous conduction mode (CCM) and switches at a frequency centered at 3MHz. The equation to calculate the load when the MIC23156 goes into continuous conduction mode may be approximated by Equation 5:

$$I_{LOAD} > \left(\frac{(V_{IN} - V_{OUT}) \times D}{2L \times f}\right)$$
 Eq. 5

As shown in Equation 5, the load at which the MIC23156 transitions from HyperLight Load mode to PWM mode is a function of the input voltage ( $V_{\text{IN}}$ ), output voltage ( $V_{\text{OUT}}$ ), duty cycle (D), inductance (L) and frequency (f). As shown in Figure 4, as the output current increases, the switching frequency also increases until the MIC23156 goes from HyperLight Load mode to PWM mode at approximately 200mA. The MIC23156 will switch at a relatively constant frequency around 3MHz once the output current is over 200mA.



Figure 4. SW Frequency vs. Output Current

### **Output Voltage Setting**

The MIC23156 features dynamic voltage scaling and setting hardware that allow the output voltage of the buck regulator to be changed on the fly in increments of 10mV. The output voltage is set according to one of two registers that behave identically; BUCK\_OUT1 when VSEL = 0 and BUCK\_OUT2 when VSEL = 1. If the BUCK\_OUT value is changed while the VSEL is selected and regulator is enabled, then the output voltage will immediately change to the new value using dynamic voltage scaling (DVS). Equation 6 describes the relationship between the register value and the output voltage:

$$V_{OUT} = 0.7 + (0.01 \times REG_{BUCK\ OUT})$$

Eq. 6

Note that the maximum output voltage is 2.4V corresponding to a register setting of 170 (0b10101010, 0XAA). An example of this calculation is demonstrated in the Calculating DAC Voltage Code sub-section.

### I<sup>2</sup>C Interface

Figure 5 shows the communications required for write and read operations via the I<sup>2</sup>C interface. The black lines show master communications and the red lines show the slave communications. During a write operation, the master must drive SDA and SCL for all stages except the acknowledgement (A) shown in red, which are provided by the slave (MIC23156).

The read operation begins first with a data-less write to select the register address from which to read. A restart sequence is issued followed by a read command and a data read.

The MIC23156 responds to a slave address of hex 0xB6 and 0xB7 for write and read operations respectively, or binary 1011011X (where X is the read/write bit, 0 = write, 1 = read).

The register address is eight bits wide and carries the address of the MIC23156 register to be operated upon. Only the lower three bits are used.

#### WRITE PROTOCOL



#### **READ PROTOCOL**



 $\begin{array}{ll} \underline{S} = START & Sr = RESTART \\ \overline{W} = WRITE & R = READ \\ A = ACKNOWLEDGE & P = STOP \end{array}$ 

Figure 5. Required Communications for Read/Write Operations via I<sup>2</sup>C Interface

### I<sup>2</sup>C Register Summary

There are three  $I^2C$  read/write registers of 8-bit length. All registers are reset to a zero state whenever EN  $\leq 0.5V$  and set (reset) to their default values on the transition of EN  $\geq 1.5V$ . All registers are accessible by  $I^2C$ .

Table 2. Register Bit Field Map

|      | and a region are rotal map |           |       |         |  |  |  |  |  |  |
|------|----------------------------|-----------|-------|---------|--|--|--|--|--|--|
| Reg. | D7                         | D6        | D5    | D4      |  |  |  |  |  |  |
| 1    |                            | TSD       | UVLO  | PGOOD   |  |  |  |  |  |  |
| 2    |                            | BUCK      | _OUT1 |         |  |  |  |  |  |  |
| 3    |                            | BUCK_OUT2 |       |         |  |  |  |  |  |  |
| Reg. | D3                         | D2        | D1    | D0      |  |  |  |  |  |  |
| 1    |                            |           | SSL   | BUCK_EN |  |  |  |  |  |  |
| 2    | BUCK_OUT1                  |           |       |         |  |  |  |  |  |  |
| 3    |                            | BUCK      | OUT2  |         |  |  |  |  |  |  |

#### Enable/Status Register (001b/01h)

Enable/Status register is written to enable the output regulator (BUCK\_EN) and soft start extension mode (SSL). It is read to interrogate the status of thermal shutdown (TSD), undervoltage lockout (UVLO), and power good (PGOOD) status of the regulator. See Table 3 for additional information.

# Buck Register 1 (010b/02h) and Buck Register 2 (011b/03h)

These registers are written to set the output voltage to any one of 170 levels in 10mV steps. Values above decimal 170 are equivalent to setting the register to 170. The two registers correspond to one of two states, which is selectable by the VSEL input pin, which allow the regulator to be quickly switched between two voltage levels (e.g. enabled and standby). When VSEL = 0, the output voltage is controlled by BUCK\_OUT1 (REG2). When VSEL = 1, then the output voltage is controlled by BUCK\_OUT2 (REG3). See Table 4 and Table 5 for additional information.

Table 3. Enable and Status Register (REG1) Bit Field Description

| Table 3 | . Lilable alla C | natus it | egistei | (KEGT) Bit Fleid Description                                                                                                                                                                                                                             |
|---------|------------------|----------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bits    | Name             | R/W      | POR     | Description                                                                                                                                                                                                                                              |
| 7       | Reserved         | R        | 0       |                                                                                                                                                                                                                                                          |
| 6       | TSD              | R        | 0       | Thermal shutdown status bit. This register bit will be set by internal hardware if a thermal shutdown event is triggered by the die temperature exceeding shutdown temperature.                                                                          |
| 5       | UVLO             | R        | 0       | Undervoltage lockout status bit. This register bit will be set by internal hardware when the under voltage lockout circuit is active, and cleared when V <sub>IN</sub> exceeds the UVLO threshold.                                                       |
| 4       | PGOOD            | R        | 0       | Power good status bit. This register will be set when the buck regulator output voltage is > nominally 10% of the output voltage set points as specified by VSEL, BUCK_OUT1 and BUCK_OUT2. This regulator has the same function as the PGOOD output pin. |
| 3:2     | Reserved         | R/W      | 00      |                                                                                                                                                                                                                                                          |
| 1       | SSL              | R/W      | 0       | Long soft-start enable bit. If this bit is set, then the internal soft start resistor is increased and the soft start time will be extended.                                                                                                             |
| 0       | BUCK_EN          | R/W      | 1       | Buck regulator enable bit. Setting this bit will enable and turn on the buck regulator output. Clearing this bit will disable the buck regulator output.                                                                                                 |

Table 4. BUCK\_OUT1 (REG2) Bit Field Description

| Bits | Name      | R/W | POR  | Description                                                                                                                                                                                                                                                                                 |
|------|-----------|-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0  | BUCK_OUT1 | R/W | 0X1E | Buck output voltage 1 setting for VSEL = 0. Setting this register value will change the output regulation point for the buck regulator when VSEL = 0. If the buck is enabled and VSEL = 0, changing the value will immediately cause the output voltage to transition to the new set point. |

Table 5. BUCK\_OUT2 (REG3) Bit Field Description

| Bits | Name      | R/W | POR  | Description                                                                                                                                                                                                                                                                                 |
|------|-----------|-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0  | BUCK_OUT2 | R/W | 0X0A | Buck output voltage 2 setting for VSEL = 1. Setting this register value will change the output regulation point for the buck regulator when VSEL = 1. If the buck is enabled and VSEL = 1, changing the value will immediately cause the output voltage to transition to the new set point. |

### **Calculating DAC Voltage Code**

If the desired output voltage is 1.8V, then using Equation 6:

$$V_{OUT} = 0.7 + \left(0.01 \times REG_{BUCK\_OUT}\right) \rightarrow REG_{BUCK\_OUT} = \frac{\left(1.8 - 0.7\right)}{0.01}$$

 $\rightarrow$  REG<sub>BUCK\_OUT</sub> = 110 in decimal, 6E in hex, or 0110 1110 in binary

## **Evaluation Board Schematic – MIC23156-0YML**



## **Bill of Materials**

| Item   | Part Name          | Manufacturer                | Description                                                                                                         | Qty. |
|--------|--------------------|-----------------------------|---------------------------------------------------------------------------------------------------------------------|------|
|        | 06036D225KAT2A     | AVX <sup>(1)</sup>          |                                                                                                                     |      |
| C1, C5 | GRM188R60J225KE19D | Murata <sup>(2)</sup>       | 2.2μF, 6.3V, X5R, 0603                                                                                              | 2    |
|        | C1608X5R0J225KT    | TDK <sup>(3)</sup>          |                                                                                                                     |      |
|        | 06036D106MAT2A     | AVX                         |                                                                                                                     |      |
| C2     | GRM188R60J106ME47D | Murata                      | 10μF, 6.3V, X5R, 0603                                                                                               | 1    |
|        | C1608X5R0J106M     | TDK                         |                                                                                                                     |      |
| C3     | ECA-1AHG221        | Panasonic <sup>(4)</sup>    | Aluminum capacitor, 220µF, 10V, 20%, radial                                                                         | 1    |
| C4     | 06035A121JAT2A     | AVX                         |                                                                                                                     |      |
|        | GRM1885C1H121JA01D | Murata                      | 120pF, 50V, 0603                                                                                                    |      |
|        | C1608C0G1H121JT    | TDK                         |                                                                                                                     |      |
| 1.4    | CDRH4D28CLDNP-1R0P | Sumida <sup>(5)</sup>       | 1μH, 3.0A, 14mΩ, L5.1mm × W5.1mm × H3.0mm                                                                           | 4    |
| L1     | LQH44PN1R0NJ0      | Murata                      | 1μH, 2.0A, 48mΩ, L4.0mm × W4.0mm × H1.1mm                                                                           | 7    |
| R1, R2 | CRCW06034K70FKEA   | Vishay/Dale <sup>(6)</sup>  | 4.7KΩ, 1%, 1/10W, 0603                                                                                              | 2    |
| R3     | CRCW06031003FKEA   | Vishay/Dale                 | 100KΩ, 1%, 1/10W, 0603                                                                                              | 1    |
| R4     | CRCW06030000Z0EA   | Vishay/Dale                 | 0Ω, 1/10W, 0603                                                                                                     | 1    |
| R5     | CRCW060310R0FKEA   | Vishay/Dale                 | 10Ω, 1%, 1/10W, 0603                                                                                                | 1    |
| U1     | MIC23156-0YML      | Micrel, Inc. <sup>(7)</sup> | 1.5A, 3MHz Synchronous Buck Regulator with HyperLight Load and I <sup>2</sup> C Control for Dynamic Voltage Scaling | 1    |

#### Notes:

AVX: <u>www.avx.com</u>.
 Murata: <u>www.murata.com</u>.

3. TDK: www.tdk.com.

4. Panasonic: <u>www.industrial.panasonic.com</u>.

Sumida: <a href="www.sumida.com">www.sumida.com</a>.
 Vishay: <a href="www.vishay.com">www.vishay.com</a>.
 Micrel, Inc.: <a href="www.micrel.com">www.micrel.com</a>.

## **PCB Layout Recommendations (MLF Package)**



**Top Layer** 



**Bottom Layer** 

MIC23156 Micrel, Inc.

# Package Information<sup>(1)</sup> and Recommended Landing Pattern (MLF Package)



#### NOTE:

- RECOMMENDED LAND PATTERN
- ALL DIMENSIONS ARE IN MILLIMETERS.
  MAX. PACKAGE WARPAGE IS 0.05 mm.
- MAXIMUM ALLOWABE BURRS IS 0.076 mm IN ALL DIRECTIONS.
- PIN #1 ID ON TOP WILL BE LASER/INK MARKED.

DIMENSION APPLIES TO METALIZED TERMINAL AND IS MEASURED BETWEEN 0.20 AND 0.25 mm FROM TERMINAL TIP.

APPLIED ONLY FOR TERMINALS.

17-Pin 2.8mm × 2.5mm MLF

#### Note:

1. Package information is correct as of the publication date. For updates and the most current information, go to www.micrel.com.

April 22, 2013 21 Revision 1.0

## Package Information<sup>(1)</sup> and Recommended Landing Pattern (WLCSP Package)



#### NOTE:

- 1. MAX PACKAGE WARPAGE IS 0.05 MM
- 2. MAX ALLOWABLE BURR IS 0.076MM IN ALL DIRECTIONS
- 3. NON-SOLDERMASK DEFINED PADS ARE RECOMMENDED FOR BOARD LAYOUT
- 4. SHADED RED CIRCLES REPRESENT CONTACT PAD AREA. GREEN CIRCLES REPRESENT SOLDER MASK OPENING

16-Ball 1.81mm x 1.71mm WLCSP

### MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA

TEL +1 (408) 944-0800 FAX +1 (408) 474-1000 WEB http://www.micrel.com

Micrel makes no representations or warranties with respect to the accuracy or completeness of the information furnished in this data sheet. This information is not intended as a warranty and Micrel does not assume responsibility for its use. Micrel reserves the right to change circuitry, specifications and descriptions at any time without notice. No license, whether express, implied, arising by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Micrel's terms and conditions of sale for such products, Micrel assumes no liability whatsoever, and Micrel disclaims any express or implied warranty relating to the sale and/or use of Micrel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right.

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.

© 2013 Micrel, Incorporated.