Data Sheet February 4, 2008 FN8187.1 # Dual Digitally Controlled Potentiometers (XDCPs™) The Intersil X93255 is a dual digitally controlled potentiometer (XDCP). The device consists of two resistor arrays, wiper switches, a control section, and nonvolatile memory. The wiper positions are controlled by individual Up/Down interfaces. A potentiometer is implemented by a resistor array composed of 31 resistive elements and a wiper switching network. The position of each wiper element is controlled by a set of independent $\overline{\text{CS}}$ , U/ $\overline{\text{D}}$ , and $\overline{\text{INC}}$ inputs. The position of the wiper can be stored in nonvolatile memory and then be recalled upon a subsequent power-up operation. Each potentiometer is connected as a two-terminal variable resistor and can be used in a wide variety of applications including: - · Bias and gain control - · LCD Contrast Adjustment #### **Pinout** \*Do not connect. #### **Features** - · Dual solid-state potentiometers - Independent Up/Down interfaces - · 32 wiper tap points per potentiometer - Wiper position stored in nonvolatile memory and recalled on power-up - 31 resistive elements per potentiometer - Temperature compensated - Maximum resistance tolerance ± 25% - Terminal voltage, 0 to V<sub>CC</sub> - Low power CMOS - $V_{CC} = 5V \pm 10\%$ - Active current, 200µA typ. - Standby current, 4µA max - · High reliability - Endurance 200,000 data changes per bit - Register data retention, 100 years - $R_{TOTAL}$ value = $50k\Omega$ - Package - 14 Ld TSSOP # **Ordering Information** | PART NUMBER | PART MARKING | V <sub>CC</sub> LIMITS (V) | R <sub>TOTAL</sub> (kΩ) | TEMP<br>RANGE (°C) | PACKAGE | PKG DWG. # | |----------------|--------------|----------------------------|-------------------------|--------------------|-------------|------------| | X93255UV14I | X9325 5UVI | 5 ±10% | 50 | -40 to +85 | 14 Ld TSSOP | M14.173 | | X93255UV14IT1* | X9325 5UVI | 5 ±10% | 50 | -40 to +85 | 14 Ld TSSOP | M14.173 | <sup>\*</sup> Please refer to TB347 for details on reel specifications. # Block Diagram # Pin Descriptions | TSSOP | SYMBOL | DESCRIPTION | |-------|------------------|-----------------| | 1 | DNC | Do Not Connect | | 2 | R <sub>L1</sub> | Low Terminal 1 | | 3 | CS <sub>1</sub> | Chip Select 1 | | 4 | ĪNC <sub>2</sub> | Increment 2 | | 5 | U/D <sub>2</sub> | Up/Down 2 | | 6 | R <sub>H2</sub> | High Terminal 2 | | 7 | V <sub>SS</sub> | Ground | | 8 | DNC | Do Not Connect | | 9 | R <sub>L2</sub> | Low Terminal 2 | | 10 | CS <sub>2</sub> | Chip Select 2 | | 11 | V <sub>CC</sub> | Supply Voltage | | 12 | ĪNC <sub>1</sub> | Increment 1 | | 13 | U/D <sub>1</sub> | Up/Down 1 | | 14 | R <sub>H1</sub> | High Terminal 1 | #### **Absolute Maximum Ratings** | Voltage on $\overline{\text{CS}}$ , $\overline{\text{INC}}$ , U/ $\overline{\text{D}}$ , R <sub>H</sub> , R <sub>L</sub> and V <sub>CC</sub> | |----------------------------------------------------------------------------------------------------------------------------------------------| | with respect to V <sub>SS</sub> 1V to +6.5V | | Maximum resistor current | #### **Thermal Information** | Temperature under bias65 | 5°C to +135°C | |----------------------------------|---------------| | Storage temperature | 5°C to +150°C | | Lead temperature (soldering 10s) | +300°C | | Maximum reflow temperature (40s) | +240°C | #### **Recommended Operating Conditions** | remperature Range | | |-------------------|---------------| | Industrial | 40°C to +85°C | | Supply Voltage | | | V <sub>CC</sub> | | CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty. #### NOTES: - 1. Absolute linearity is utilized to determine actual wiper resistance vs expected resistance = (R<sub>H(n)</sub>(actual) R<sub>H(n)</sub>(expected)) = ±1 Ml Maximum. n = 1 .. 29 only - 2. Relative linearity is a measure of the error in step size between taps = $R_{H(n+1)}$ $[R_{H(n)} + MI] = \pm 0.5$ MI, n = 1 .. 29 only. - 3. 1 MI = Minimum Increment = $R_{TOT}/31$ . - 4. Typical values are for $T_A = +25^{\circ}C$ and nominal supply voltage. - 5. Limits established by characterization and are not production tested. - 6. When performing multiple write operations, V<sub>CC</sub> must not decrease by more than 150mV from its initial value. - 7. Parts are 100% tested at +25°C. Over-temperature limits established by characterization and are not production tested. #### Potentiometer Characteristics Over recommended operating conditions, unless otherwise specified. | SYMBOL | PARAMETER | TEST CONDITIONS/NOTES | MIN<br>(Note 7) | TYP<br>(Note 4) | MAX<br>(Note 7) | UNIT | |------------------------------------------------|---------------------------------------------------|---------------------------------------------------------|-----------------|-----------------|-----------------|-----------------| | R <sub>TOT</sub> | End-to-End Resistance | | 37.5 | 50 | 62.5 | kΩ | | $V_{R}$ | R <sub>H</sub> , R <sub>L</sub> Terminal Voltages | | 0 | | V <sub>CC</sub> | V | | | Power Rating | $R_{TOTAL} = 50k\Omega$ (Note 5) | | | 1 | mΩ<br>(Note 6) | | | Noise | Ref: 1kHz (Note 5) | | -120 | | dBV<br>(Note 6) | | R <sub>W</sub> | Wiper Resistance | (Note 5) | | | 1000 | Ω | | I <sub>W</sub> | Wiper Current | (Note 5) | | | 0.6 | mA | | | Resolution | | | 3 | | % | | | Absolute Linearity (Note 1) | R <sub>H(n)(actual)</sub> - R <sub>H(n)(expected)</sub> | | | ±1 | MI<br>(Note 3) | | | Relative Linearity (Note 2) | R <sub>H(n+1</sub> - [R <sub>H(n)+MI</sub> ] | | | ±0.5 | MI<br>(Note 3) | | | R <sub>TOTAL</sub> Temperature Coefficient | (Notes 5) | | ±35 | | ppm/°C | | C <sub>H</sub> /C <sub>L</sub> /C <sub>W</sub> | Potentiometer Capacitances | See "Circuit #2 SPICE Macro Model" on page 4 | | 10/10/25 | | pF | #### **DC Operating Specifications** Over recommended operating conditions unless otherwise specified. | SYMBOL | PARAMETER | TEST CONDITIONS | MIN<br>(Note 7) | TYP<br>(Note 4) | MAX<br>(Note 7) | UNIT | |-----------------------------|------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-----------------|-----------------------|------| | I <sub>CC1</sub> | V <sub>CC</sub> Active Current (Increment) per DCP | $\overline{\frac{\text{CS}}{\text{INC}}} = \text{V}_{\text{IL}}, \text{U}/\overline{\text{D}} = \text{V}_{\text{IL}} \text{or} \text{V}_{\text{IH}} \text{and}$<br>$\overline{\text{INC}} = 0.4 \text{V} @ \text{max.} \text{t}_{\text{CYC}}$ | | 200 | 300 | μΑ | | I <sub>CC2</sub> | V <sub>CC</sub> Active Current (Store)<br>(EEPROM Store) per DCP | $\overline{\frac{\text{CS}}{\text{INC}}} = \text{V}_{\text{IH}}, \text{U}/\overline{\text{D}} = \text{V}_{\text{IL}} \text{or} \text{V}_{\text{IH}} \text{and}$<br>$\overline{\text{INC}} = \text{V}_{\text{IH}} @ \text{max.} t_{\text{WR}}$ | | | 1400 | μΑ | | I <sub>SB</sub> | Standby Supply Current | $\overline{\frac{\text{CS}}{\text{INC}}} = \text{V}_{\text{CC}} - 0.3\text{V}, \text{U}/\overline{\text{D}} \text{ and}$<br>$\overline{\text{INC}} = \text{V}_{\text{SS}} \text{ or V}_{\text{CC}} - 0.3\text{V}$ | | | 4 | μΑ | | I <sub>LI</sub> | cs | $V_{\overline{CS}} = V_{CC}$ | | | ±1 | μA | | I <sub>LI</sub> | cs | $V_{CC} = 5V, \overline{CS} = 0$ | 120 | 200 | 250 | μΑ | | I <sub>LI</sub> | INC, U/D Input Leakage Current | $V_{IN} = V_{SS}$ to $V_{CC}$ | | | ±1 | μA | | V <sub>IH</sub> | CS, INC, U/D Input HIGH Voltage | | V <sub>CC</sub> x 0.7 | | V <sub>CC</sub> + 0.5 | ٧ | | V <sub>IL</sub> | CS, INC, U/D Input LOW Voltage | | -0.5 | | V <sub>CC</sub> x 0.1 | V | | C <sub>IN</sub><br>(Note 6) | CS, INC, U/D Input Capacitance | V <sub>CC</sub> = 5V, V <sub>IN</sub> = V <sub>SS</sub> , T <sub>A</sub> = +25°C,<br>f = 1MHz (Note 5) | | | 10 | pF | #### **Endurance and Data Retention** | PARAMETER | MIN | UNIT | | |-------------------|---------|----------------------|--| | Minimum endurance | 200,000 | Data changes per bit | | | Data retention | 100 | Years | | #### Test Circuit #1 ## **AC Conditions of Test** | Input pulse levels | 0V to 5V | |---------------------------|----------| | Input rise and fall times | 10ns | | Input reference levels | 1.5V | ## Circuit #2 SPICE Macro Model | SYMBOL | PARAMETER | MIN<br>(Note 7) | TYP<br>(Note 4) | MAX<br>(Note 7) | UNIT | |--------------------------------------------|-------------------------------|-----------------|-----------------|-----------------|------| | t <sub>Cl</sub> | CS to INC Setup | 100 | | | ns | | t <sub>ID</sub> | INC HIGH to U/D Change | 100 | | | ns | | t <sub>DI</sub> | U/D to INC Setup | 100 | | | ns | | t <sub>IL</sub> | INC LOW Period | 1 | | | μs | | t <sub>IH</sub> | INC HIGH Period | 1 | | | μs | | t <sub>IC</sub> | INC Inactive to CS Inactive | 1 | | | μs | | t <sub>CPH</sub> | CS Deselect Time (No store) | 250 | | | ns | | t <sub>CPH</sub> | CS Deselect Time (Store) | 10 | | | ms | | tcyc | INC Cycle Time | 2 | | | μs | | t <sub>R,</sub> t <sub>F</sub><br>(Note 5) | INC Input Rise and Fall Time | | | 500 | μs | | t <sub>R</sub> V <sub>CC</sub><br>(Note 5) | V <sub>CC</sub> Power-up Rate | 1 | | 50 | V/ms | | t <sub>WR</sub> | Store cycle | | 5 | 10 | ms | ## **AC Timing** Note: $\overline{CS}$ , $\overline{INC}$ , $U/\overline{D}$ , $R_H$ and $R_L$ are used to refer to either $\overline{CS}_1$ or $\overline{CS}_2$ , etc. ## Power-up and Power-down Requirements There are no restrictions on the power-up or power-down conditions of $V_{CC}$ and the voltages applied to the potentiometer pins provided that $V_{CC}$ is always more positive than or equal to $V_H$ and $V_L$ , i.e., $V_{CC} \geq V_{H,} V_L$ . The $V_{CC}$ ramp rate specification is always in effect. ## Pin Descriptions ## R<sub>H</sub> and R<sub>L</sub> The $R_H$ and $R_L$ pins of the X93255 are equivalent to the end terminals of a variable resistor. The minimum voltage is $V_{SS}$ and the maximum is $V_{CC}$ . The terminology of $R_H$ and $R_L$ references the relative position of the terminal in relation to wiper movement direction selected by the $U/\overline{D}$ input per potentiometer. # Up/Down (U/D) The U/D input controls the direction of a single potentiometer's wiper movement and whether the counter is incremented or decremented. # Increment (INC) The $\overline{\text{INC}}$ input is negative-edge triggered. Toggling $\overline{\text{INC}}$ will move the wiper and either increment or decrement the pertaining potentiometer's counter in the direction indicated by the logic level on the pertaining potentiometer's $U/\overline{D}$ input. # Chip Select (CS) A potentiometer is selected when the pertaining $\overline{CS}$ input is LOW. Its current counter value is stored in nonvolatile memory when the pertaining $\overline{CS}$ is returned HIGH while the pertaining $\overline{INC}$ input is also HIGH. After the store operation is complete, the affected potentiometer will be placed in the low power standby mode until the potentiometer is selected once again. ## Principles of Operation There are multiple sections for each potentiometer in the X93255: an input control, a counter and decode section; the nonvolatile memory; and a resistor array. Each input control section operates just like an up/down counter. The output of this counter is decoded to turn on a single electronic switch connecting a point on the resistor array to the wiper output. Under the proper conditions, the contents of the counter can be stored in nonvolatile memory and retained for future use. Each resistor array is comprised of 31 individual resistors connected in series. At either end of the array and between each resistor is an electronic switch that transfers the connection at that point to the wiper. The wiper is connected to the R<sub>I</sub> terminal, forming a variable resistor from R<sub>H</sub> to R<sub>I</sub>. Each wiper, when at either fixed terminal, acts like its mechanical equivalent and does not move beyond the last position. That is, the counter does not wrap around when clocked to either extreme. If the wiper is moved several positions, multiple taps are connected to the wiper for up to $10\mu s$ . The 2-terminal resistance value for the device can temporarily change by a significant amount if the wiper is moved several positions. When the device is powered-down, the last wiper position stored will be maintained in the nonvolatile memory for each potentiometer. When power is restored, the contents of the memory are recalled and each wiper is set to the value last stored. ## Instructions and Programming The $\overline{\text{INC}}$ , $\text{U/}\overline{\text{D}}$ and $\overline{\text{CS}}$ inputs control the movement of the pertaining wiper along the resistor array. With $\overline{\text{CS}}$ set LOW, the pertaining potentiometer is selected and enabled to respond to the $\text{U/}\overline{\text{D}}$ and $\overline{\text{INC}}$ inputs. HIGH to LOW transitions on $\overline{\text{INC}}$ will increment or decrement (depending on the state of the $\overline{\text{U/}\overline{\text{D}}}$ input) a 5-bit counter. The output of this counter is decoded to select one of thirty two wiper positions along the resistive array. The value of the counter is stored in nonvolatile memory whenever each $\overline{CS}$ transitions HIGH while the pertaining $\overline{INC}$ input is also HIGH. In order to avoid an accidental store during power-up, each $\overline{CS}$ must go HIGH with V $_{CC}$ during initial power-up. When left open, each $\overline{CS}$ pin is internally pulled up to V $_{CC}$ by an internal 30k resistor. The system may select the X93255, move any wiper and deselect the device without having to store the latest wiper position in nonvolatile memory. After the wiper movement is performed as previously described and once the new position is reached, the system must keep $\overline{\text{INC}}$ LOW while taking $\overline{\text{CS}}$ HIGH. The new wiper position will be maintained until changed by the system or until a power-up/down cycle recalled the previously stored data. In order to recall the stored position of the wiper on power-up, the $\overline{\text{CS}}$ pin must be held HIGH. This procedure allows the system to always power-up to a preset value stored in nonvolatile memory; then during system operation minor adjustments could be made. The adjustments might be based on user preference, system parameter changes due to temperature drift, or other system trim requirements. The state of $U/\overline{D}$ may be changed while $\overline{CS}$ remains LOW. This allows the host system to enable the device and then move each wiper up and down until the proper trim is attained. #### **Mode Selection** | cs | INC | U/D | MODE | |----|-----|-----|------------------------------| | L | 1 | Н | Wiper Up | | L | 7 | L | Wiper Down | | | Н | Х | Store Wiper Position | | Н | Х | Х | Standby Current | | | L | Х | No Store, Return to Standby | | ~_ | L | Н | Wiper Up (not recommended) | | _ | L | L | Wiper Down (not recommended) | # Symbol Table | WAVEFORM | INPUTS | OUTPUTS | |----------|-----------------------------------|-------------------------------------| | | Must be steady | Will be<br>steady | | _//// | May change<br>from Low to<br>High | Will change<br>from Low to<br>High | | | May change<br>from High to<br>Low | Will change<br>from High to<br>Low | | | Don't Care:<br>Changes<br>Allowed | Changing:<br>State Not<br>Known | | | N/A | Center Line<br>is High<br>Impedance | ## Thin Shrink Small Outline Plastic Packages (TSSOP) #### NOTES: - These package dimensions are within allowable dimensions of JEDEC MO-153-AC, Issue E. - 2. Dimensioning and tolerancing per ANSI Y14.5M-1982. - Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side. - Dimension "E1" does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.15mm (0.006 inch) per side. - The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area. - 6. "L" is the length of terminal for soldering to a substrate. - 7. "N" is the number of terminal positions. - 8. Terminal numbers are shown for reference only. - Dimension "b" does not include dambar protrusion. Allowable dambar protrusion shall be 0.08mm (0.003 inch) total in excess of "b" dimension at maximum material condition. Minimum space between protrusion and adjacent lead is 0.07mm (0.0027 inch). - Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact. (Angles in degrees) M14.173 14 LEAD THIN SHRINK SMALL OUTLINE PLASTIC PACKAGE | | INCHES | | MILLIMETERS | | | |--------|-----------|----------------|-------------|------|-------| | SYMBOL | MIN | MAX | MIN | MAX | NOTES | | Α | - | 0.047 | - | 1.20 | - | | A1 | 0.002 | 0.006 | 0.05 | 0.15 | - | | A2 | 0.031 | 0.041 | 0.80 | 1.05 | - | | b | 0.0075 | 0.0118 | 0.19 | 0.30 | 9 | | С | 0.0035 | 0.0079 | 0.09 | 0.20 | - | | D | 0.195 | 0.199 | 4.95 | 5.05 | 3 | | E1 | 0.169 | 0.177 | 4.30 | 4.50 | 4 | | е | 0.026 BSC | | 0.65 BSC | | - | | Е | 0.246 | 0.256 | 6.25 | 6.50 | - | | L | 0.0177 | 0.0295 | 0.45 | 0.75 | 6 | | N | 14 | | 14 | | 7 | | α | 0° | 8 <sup>0</sup> | 0° | 8° | - | Rev. 2 4/06 All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see www.intersil.com