#### **Features** - Operates between 3.0V to 5.25V - High-density, High-performance Electrically-erasable Complex Programmable Logic Device - 44-pin, 32 I/O CPLD - 100% connected - 12 ns Maximum Pin-to-pin Delay - Registered Operation up to 90.9 MHz - Fully Connected Input and Feedback Logic Array - Flexible Logic Macrocell - D/T/Latch Configurable Flip-flops - Global and Individual Register Control Signals - Global and Individual Output Enable - Programmable Output Slew Rate - Advanced Power Management Features - Pin-controlled 5 µA Standby Mode (Typical) - Programmable Pin-keeper Inputs and I/Os - Available in Commercial and Industrial Temperature Ranges - Available in 44-lead PLCC and TQFP Packages - Advanced EEPROM Technology - 100% Tested - Completely Reprogrammable - 10,000 Program/Erase Cycles - 20-year Data Retention - 2000V ESD Protection - 200 mA Latchup Immunity - Supported by Popular Third-party Tools - Security Fuse Feature ## 1. Description The ATF1500ABV is a high-performance, high-density complex PLD. Built on an advanced EEPROM technology, it has maximum pin-to-pin delays of 12 ns and supports sequential logic operation at speeds up to 90.9 MHz. With 32 logic macrocells and up to 36 inputs, it easily integrates logic from several TTL, SSI, MSI and classic PLDs. # Highperformance EE PLD ## ATF1500ABV # 2. Pin Configurations | Pin Name | Function | |----------|-----------------------------| | CLK | Clock | | | Logic Inputs | | I/O | Bi-directional Buffers | | GCLR | Register Reset (active low) | | OE1, OE2 | Output Enable (active low) | | VCC | (+3V to 5.25V) Supply | | PD | Power-down (active high) | ## 3. Functional Logic Diagram<sup>(1)</sup> Note: 1. Arrows connecting macrocells indicate direction and groupings of CASIN/CASOUT data flow. The ATF1500ABV's 100% connected global input and feedback architecture simplifies logic placement and eliminates pinout changes due to design changes. Any Macrocell may be connected to any I/O pin. The ATF1500ABV has 32 bi-directional I/O pins and four dedicated input pins. Each dedicated input pin can also serve as a global control signal: register clock, register reset or output enable. Each of these control signals can be selected for use individually within each macrocell. Each of the 32 logic macrocells generates a buried feedback, which goes to the global bus. Each input and I/O pin also feeds into the global bus. Because of this global busing, each of these signals is always available to all 32 macrocells in the device. Each macrocell also generates a foldback logic term, which goes to a regional bus. All signals within a regional bus are connected to all 16 macrocells within the region. Cascade logic between macrocells in the ATF1500ABV allows fast, efficient generation of complex logic functions. The ATF1500ABV contains four such logic chains, each capable of creating sum term logic with a fan-in of up to 40 product terms. ### 4. Bus-friendly Pin-keeper Input and I/Os All input and I/O pins on the ATF1500ABV have programmable "data-keeper" circuits. If activated, when any pin is driven high or low and then subsequently left floating, it will stay at that previous high or low level. This circuitry prevents unused input and I/O lines from floating to intermediate voltage levels that cause unnecessary power consumption and system noise. The keeper circuits eliminate the need for external pull-up resistors and eliminate their DC power consumption. Pin-keeper circuits can be disabled. Programming is controlled in the logic design file. Once the pin-keeper circuits are disabled, normal termination procedures are required for unused inputs and I/Os. ## 5. Speed/Power Management The ATF1500ABV has several built-in speed and power management features. The ATF1500ABV contains circuitry that automatically puts the device into a low-power standby mode when no logic transitions are occurring. This not only reduces power consumption during inactive periods, but also provides proportional power savings for most applications running at system speeds below 10 MHz. All ATF1500ABVs also have an optional pin-controlled power-down mode. In this mode, current drops to typically 2 mA. When the power-down option is selected, the PD pin is used to power-down the part. The power-down option is selected in the design source file. When enabled, the device goes into power-down when the PD pin is high. In the power-down mode, all internal logic signals are latched and held, as are any enabled outputs. All pin transitions are ignored until the PD is brought low. When the power-down feature is enabled, the PD cannot be used as a logic input or output. However, the PD pin's macrocell may still be used to generate buried foldback and cascade logic signals. Each output also has individual slew rate control. This may be used to reduce system noise by slowing down outputs that do not need to operate at maximum speed. Outputs default to slow switching, and may be specified as fast switching in the design file. ## 6. Input Diagram ## 7. I/O Diagram ## 8. Design Software Support ATF1500ABV designs are supported by several third-party tools. Automated fitters allow logic synthesis using a variety of high level description languages and formats. ### 9. ATF1500ABV Macrocell ### 10. ATF1500ABV Macrocell The ATF1500ABV macrocell is flexible enough to support highly complex logic functions operating at high speed. The macrocell consists of five sections: product terms and product term select multiplexer; OR/XOR/CASCADE logic; a flip-flop; output select and enable; and logic array inputs. #### 10.1 Product Terms and Select Mux Each ATF1500ABV macrocell has five product terms. Each product term receives as its inputs all signals from both the global bus and regional bus. The product term select multiplexer (PTMUX) allocates the five product terms as needed to the macrocell logic gates and control signals. The PTMUX programming is determined by the design compiler, which selects the optimum macrocell configuration. ### 10.2 OR/XOR/CASCADE Logic The ATF1500ABV macrocell's OR/XOR/CASCADE logic structure is designed to efficiently support all types of logic. Within a single macrocell, all the product terms can be routed to the OR gate, creating a five-input AND/OR sum term. With the addition of the CASIN from neighboring 6 macrocells, this can be expanded to as many as 40 product terms with little small additional delay. The macrocell's XOR gate allows efficient implementation of compare and arithmetic functions. One input to the XOR comes from the OR sum term. The other XOR input can be a product term or a fixed high or low level. For combinatorial outputs, the fixed-level input allows output polarity selection. For registered functions, the fixed levels allow De Morgan minimization of the product terms. The XOR gate is also used to emulate JK-type flip-flops. ### 10.3 Flip-flop The ATF1500ABV's flip-flop has very flexible data and control functions. The data input can come from either the XOR gate or from a separate product term. Selecting the separate product term allows creation of a buried registered feedback within a combinatorial output macrocell. In addition to D, T, JK and SR operation, the flip-flop can also be configured as a flow-through latch. In this mode, data passes through when the clock is high and is latched when the clock is low. The clock itself can be either the global CLK pin or an individual product term. The flip-flop changes state on the clock's rising edge. When the CLK pin is used as the clock, one of the macrocell product terms can be selected as a clock enable. When the clock enable function is active and the enable signal (product term) is low, all clock edges are ignored. The flip-flop's asynchronous reset signal (AR) can be either the pin global clear (GCLR), a product term, or always off. AR can also be a logic OR of GCLR with a product term. The asynchronous preset (AP) can be a product term or always off. ### 10.4 Output Select and Enable The ATF1500ABV macrocell output can be selected as registered or combinatorial. When the output is registered, the same registered signal is fed back internally to the global bus. When the output is combinatorial, the buried feedback can be either the same combinatorial signal or it can be the register output if the separate product term is chosen as the flip-flop input. The output enable multiplexer (MOE) controls the output enable signals. Any buffer can be permanently enabled for simple output operation. Buffers can also be permanently disabled to allow use of the pin as an input. In this configuration all the macrocell resources are still available, including the buried feedback, expander and CASCADE logic. The output enable for each macrocell can also be selected as either of the two OE pins or as an individual product term. ### 10.5 Global/Regional Buses The global bus contains all input and I/O pin signals as well as the buried feedback signal from all 32 macrocells. Together with the complement of each signal, this provides a 68-bit bus as input to every product term. Having the entire global bus available to each macrocell eliminates any potential routing problems. With this architecture designs can be modified without requiring pinout changes. Each macrocell also generates a foldback product term. This signal goes to the regional bus, and is available to 16 macrocells. The foldback is an inverse polarity of one of the macrocell's product terms. The 16 foldback terms in each region allow generation of high fan-in sum terms (up to 21 product terms) with little additional delay. ## 11. Absolute Maximum Ratings\* | Temperature Under Bias55°C to +125°C | |----------------------------------------------------------------------------------------------| | Storage Temperature65°C to +150°C | | Voltage on Any Pin with Respect to Ground2.0V to +6.5V <sup>(1)</sup> | | Voltage on Input Pins with Respect to Ground During Programming2.0V to +14.0V <sup>(1)</sup> | | Programming Voltage with Respect to Ground2.0V to +14.0V <sup>(1)</sup> | \*NOTICE: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Note: 1. Minimum voltage is -0.6V DC, which may undershoot to -2.0V for pulses of less than 20 ns. Maximum out put pin voltage is $V_{\rm CC}$ + 0.75V DC, which may overshoot to 6.5V for pulses of less than 20 ns. ### 12. DC and AC Operating Conditions | | Commercial | Industrial | |---------------------------------|--------------|--------------| | Operating Temperature (Ambient) | 0°C - 70°C | -40°C - 85°C | | V <sub>CC</sub> Power Supply | 3.0V - 5.25V | 3.0V - 5.25V | ### 13. DC Characteristics | Symbol | Parameter | Condition | | | Min | Тур | Max | Units | |---------------------------------|------------------------------------------|----------------------------------------------|---------------------------|------|-------------------|------|---------------------|-------| | I <sub>IL</sub> | Input or I/O<br>Low Leakage Current | $0 \le V_{IN} \le V_{IL}(max)$ | | | | | -10 | μΑ | | I <sub>IH</sub> | Input or I/O<br>High Leakage Current | $V_{IH}$ ,min $< V_{IN} \le V_{CC}$ | | | | | 10 | μΑ | | | | | ATE1500ADV | Com. | | 35 | | mA | | . (1) | Power Supply Current, | $V_{CC} = MAX,$ | ATF1500ABV | Ind. | | 40 | | mA | | I <sub>CC1</sub> <sup>(1)</sup> | Standby | $V_{IN} = 0$ , $V_{CC}$ | ATE 1 500 A DV/I | Com. | | | 3 | mA | | | | | ATF1500ABVL | Ind. | | | 5 | mA | | I <sub>CC2</sub> | Power Supply Current,<br>Power Down Mode | $V_{CC} = MAX,$<br>$V_{IN} = 0, V_{CC}$ | | | | 2 | | mA | | I <sub>os</sub> | Output Short Circuit<br>Current | V <sub>OUT</sub> = 0.5V | | | | | -130 | mA | | V <sub>IL</sub> | Input Low Voltage | $V_{CC}$ , min < $V_{CC}$ < $V_{CC}$ , max | | | -0.5 | | 0.8 | V | | V <sub>IH</sub> | Input High Voltage | | | | 2.0 | | V <sub>CC</sub> + 1 | V | | V <sub>OL</sub> | Output Low Voltage | V <sub>CC</sub> = MIN I <sub>OL</sub> = 4 mA | | | | 0.45 | V | | | V <sub>OH</sub> | Output High Voltage | V <sub>CC</sub> = MIN | I <sub>OH</sub> = -0.1 mA | | V <sub>CC</sub> 2 | | | V | Note: 1. All I<sub>CC</sub> parameters measured with outputs open, and a 16-bit loadable, up/down counter programmed into each region. ## 14. AC Waveforms ## 15. Register AC Characteristics, Input Pin Clock | | | - | -12 | | -15 | | |---------------------------------|------------------------------------------------------------|-----|------|-----|------|-------| | Symbol | Parameter | Min | Max | Min | Max | Units | | t <sub>COS</sub> <sup>(1)</sup> | Clock to Output | 2 | 7 | 2 | 8 | ns | | t <sub>CFS</sub> | Clock to Feedback | | 3 | | 3 | ns | | t <sub>SIS</sub> | I, I/O Setup Time | | 10 | | 11 | ns | | t <sub>SFS</sub> | Feedback Setup Time | | 10 | | 11 | ns | | t <sub>HS</sub> | Input, I/O, Feedback Hold Time | 0 | | 0 | | ns | | t <sub>PS</sub> | Clock Period | 13 | | 14 | | ns | | t <sub>ws</sub> | Clock Width | 6.5 | | 7 | | ns | | | External Feedback 1/(t <sub>SIS</sub> + t <sub>COS</sub> ) | | 58.8 | | 52.6 | MHz | | f <sub>MAXS</sub> | Internal Feedback 1/(t <sub>SFS</sub> + t <sub>CFS</sub> ) | | 76.9 | | 71.4 | MHz | | | No Feedback 1/(t <sub>PS</sub> ) | | 76.9 | | 71.4 | MHz | | t <sub>RPRS</sub> | Reset Pin Recovery Time | 3 | | 4 | | ns | | t <sub>RTRS</sub> | Reset Term Recovery Time | 10 | | 12 | | ns | Notes: 1. For slow slew outputs, add t<sub>SSO</sub>. ## 16. Register AC Characteristics, Product Term Clock | | | - | -12 | | 15 | | |----------------------|------------------------------------------------------------|-----|---------|----|---------|-----| | Symbol | Parameter | Min | Min Max | | Min Max | | | t <sub>COA</sub> (1) | Clock to Output | | 12 | | 15 | ns | | t <sub>CFA</sub> | Clock to Feedback | | 8 | | 10 | ns | | t <sub>SIA</sub> | I, I/O Setup Time | 4 | | 4 | | ns | | t <sub>SFA</sub> | Feedback Setup Time | 4 | | 4 | | ns | | t <sub>HA</sub> | Input, I/O, Feedback Hold Time | 4 | | 4 | | ns | | t <sub>PA</sub> | Clock Period | 12 | | 14 | | ns | | t <sub>WA</sub> | Clock Width | 6 | | 7 | | ns | | | External Feedback 1/(t <sub>SIA</sub> + t <sub>COA</sub> ) | | 62.5 | | 52.6 | MHz | | $f_{MAXA}$ | Internal Feedback 1/(t <sub>SFA</sub> + t <sub>CFA</sub> ) | | 83.3 | | 71.4 | MHz | | | No Feedback 1/(t <sub>PA</sub> ) | | 83.3 | | 71.4 | MHz | | t <sub>RPRA</sub> | Reset Pin Recovery Time | 0 | | 0 | | ns | | t <sub>RTRA</sub> | Reset/Preset Term Recovery Time | 6 | | 6 | | ns | Notes: 1. For slow slew outputs, add t<sub>SSO</sub>. ### 17. AC Characteristics | | | | -12 | | 15 | | |---------------------------------|---------------------------------------|-----|-----|-----|-----|-------| | Symbol | Parameter | Min | Max | Min | Max | Units | | t <sub>PD</sub> <sup>(1)</sup> | I, I/O or FB to Non-Registered Output | 3 | 12 | 3 | 15 | ns | | t <sub>PD2</sub> | I, I/O to Feedback | | 8 | | 9 | ns | | t <sub>PD3</sub> <sup>(1)</sup> | Feedback to Non-Registered Output | 3 | 12 | 3 | 15 | ns | | t <sub>PD4</sub> | Feedback to Feedback | | 8 | | 9 | ns | | t <sub>EA</sub> <sup>(1)</sup> | OE Term to Output Enable | 3 | 12 | 3 | 15 | ns | | t <sub>ER</sub> | OE Term to Output Disable | 2 | 12 | 2 | 15 | ns | | t <sub>PZX</sub> <sup>(1)</sup> | OE Pin to Output Enable | 2 | 8 | 2 | 9 | ns | | t <sub>PXZ</sub> | OE Pin to Output Disable | 1.5 | 8 | 1.5 | 9 | ns | | t <sub>PF</sub> | Preset To Feedback | | 9 | | 12 | ns | | t <sub>PO</sub> <sup>(1)</sup> | Preset to Registered Output | | 14 | | 20 | ns | | t <sub>RPF</sub> | Reset Pin to Feedback | | 3 | | 5 | ns | | t <sub>RPO</sub> <sup>(1)</sup> | Reset Pin to Registered Output | | 8 | | 11 | ns | | t <sub>RTF</sub> | Reset Term to Feedback | | 9 | | 12 | ns | | t <sub>RTO</sub> <sup>(1)</sup> | Reset Term to Registered Output | | 14 | | 20 | ns | | t <sub>CAS</sub> | Cascade Logic Delay | | 1 | | 1 | ns | | t <sub>SSO</sub> | Slow Slew Output Adder | | 3 | | 4 | ns | | t <sub>FLD</sub> | Foldback Term Delay | | 7 | | 8 | ns | Notes: 1. For slow slew outputs, add $t_{\text{SSO}}$ . ## 18. Power-down AC Characteristics | | | - | -12 | | -15 | | |----------------------------------|-------------------------------------------|-----|-----|-----|-----|-------| | Symbol | Parameter | Min | Max | Min | Max | Units | | t <sub>IVDH</sub> | Valid I, I/O before PD High | 12 | | 15 | | ns | | t <sub>GVDH</sub> | Valid OE <sup>(2)</sup> before PD High | 12 | | 15 | | ns | | t <sub>CVDH</sub> | Valid Clock <sup>(2)</sup> before PD High | 12 | | 15 | | ns | | t <sub>DHIX</sub> | Input Don't Care after PD High | 22 | | 25 | | ns | | t <sub>DHGX</sub> | OE Don't Care after PD High | 22 | | 25 | | ns | | tDHCX | Clock Don't Care after PD High | 22 | | 25 | | ns | | t <sub>DLIV</sub> | PD Low to Valid I, I/O | | 1 | | 1 | μs | | t <sub>DLGV</sub> | PD Low to Valid OE <sup>(2)</sup> | | 1 | | 1 | μs | | t <sub>DLCV</sub> | PD Low to Valid Clock <sup>(2)</sup> | | 1 | | 1 | μs | | t <sub>DLOV</sub> <sup>(1)</sup> | PD Low to Valid Output | | 1 | | 1 | μs | - Notes: 1. For slow slew outputs, add $t_{SSO}$ . - 2. Pin or Product Term ## 19. Input Test Waveforms and Measurement Levels ## 20. Output Test Load R1 = 464 $$\frac{V_{CC}}{}$$ I/O PIN R2 = 250 $\frac{}{}$ CL = 35 pF ## 21. Pin Capacitance $(f = 1 \text{ MHz}, T = 25^{\circ}\text{C})^{(1)}$ | | Тур | Max | Units | Conditions | |------------------|-----|-----|-------|-----------------------| | C <sub>IN</sub> | 4.5 | 5.5 | pF | $V_{IN} = 0V$ | | C <sub>OUT</sub> | 3.5 | 4.5 | pF | V <sub>OUT</sub> = 0V | 1. Typical values for nominal supply voltage. This parameter is only sampled and is not 100% tested. Note: ### 22. Power-up Reset The ATF1500ABV's registers are designed to reset during power-up. At a point delayed slightly from $V_{CC}$ crossing $V_{RST}$ , all registers will be reset to the low state. As a result, the registered output state will always be low on power-up. This feature is critical for state machine initialization. However, due to the asynchronous nature of reset and the uncertainty of how $V_{\rm CC}$ actually rises in the system, the following conditions are required: - 1. The V<sub>CC</sub> rise must be monotonic. - 2. Signals from which clocks are derived must remain stable during T<sub>PR</sub>. - After T<sub>PR</sub> occurs, all input and feedback setup times must be met before driving the clock signal high. #### 23. Power-down Mode The ATF1500ABV includes an optional pin-controlled power-down feature. When this mode is enabled, the PD pin acts as the power-down pin. When the PD pin is high, the device supply current is reduced to less than 10 $\mu$ A. During power-down, all output data and internal logic states are latched and held. Therefore, all registered and combinatorial output data remain valid. Any outputs that were in a High-Z state at the onset of power-down will remain at High-Z. During power-down, all input signals except the power-down pin are blocked. Input and I/O hold latches remain active to ensure that pins do not float to indeterminate levels, further reducing system power. The power-down pin feature is enabled in the logic design file. Designs using the power-down pin may not use the PD pin logic array input. However, all other PD pin macrocell resources may still be used, including the buried feedback and foldback product term array inputs. ## 24. Register Preload The ATF1500ABV's registers are provided with circuitry to allow loading of each register with either a high or a low. This feature will simplify testing since any state can be forced into the registers to control test sequencing. A JEDEC file with preload is generated when a source file with preload vectors is compiled. Once downloaded, the JEDEC file preload sequence will be done automatically when vectors are run by any approved programmers. The preload mode is enabled by raising an input pin to a high voltage level. Contact Atmel PLD Applications for PRELOAD pin assignments, timing and voltage requirements. | Parameter | Description | Тур | Max | Units | |------------------|------------------------------|-----|-----|-------| | T <sub>PR</sub> | Power-up<br>Reset Time | 2 | 10 | μs | | V <sub>RST</sub> | Power-up<br>Reset<br>Voltage | 2.2 | 2.7 | V | ## 25. Output Slew Rate Control Each ATF1500ABV macrocell contains a configuration bit for each I/O to control its output slew rate. This allows selected data paths to operate at maximum throughput while reducing system noise from outputs that are not speed-critical. Outputs default to slow edges, and may be individually set to fast in the design file. Output transition times for outputs configured as "slow" have a $t_{\rm SSO}$ delay adder. ## 26. Security Fuse Usage A single fuse is provided to prevent unauthorized copying of the ATF1500ABV fuse patterns. Once programmed, fuse verify and preload are prohibited. However, the 160-bit User Signature remains accessible. The security fuse should be programmed last, as its effect is immediate. ## 27. Ordering Information | t <sub>PD</sub><br>(ns) | t <sub>cos</sub><br>(ns) | F <sub>MAXS</sub><br>(MHz) | Ordering Code | Package | Operation Range | |-------------------------|--------------------------|----------------------------|------------------------------------|------------|-----------------------------| | 12 | 6 | 62.5 | ATF1500ABV-12AC<br>ATF1500ABV-12JC | 44A<br>44J | Commercial<br>(0°C to 70°C) | | 15 | 8 | 52.6 | ATF1500ABV-15AC<br>ATF1500ABV-15JC | 44A<br>44J | Commercial<br>(0°C to 70°C) | Note: The last time buy date is Sept. 30, 2005 for shaded parts. The suggested replacements are ATF1502ASV-15JU44 or ATF1502ASV-15AU44 which are Green packages. | | Package Type | |-----|------------------------------------------------------| | 44A | 44-lead, Thin Plastic Gull Wing Quad Flatpack (TQFP) | | 44J | 44-lead, Plastic J-leaded Chip Carrier (PLCC) | ## 28. Packaging Information ### 28.1 44A – TQFP This package conforms to JEDEC reference MS-026, Variation ACB. Dimensions D1 and E1 do not include mold protrusion. Allowable protrusion is 0.25 mm per side. Dimensions D1 and E1 are maximum plastic body size dimensions including mold mismatch. TITLE ## COMMON DIMENSIONS (Unit of Measure = mm) | SYMBOL | MIN | NOM | MAX | NOTE | |--------|-------|----------|-------|--------| | Α | - | _ | 1.20 | | | A1 | 0.05 | _ | 0.15 | | | A2 | 0.95 | 1.00 | 1.05 | | | D | 11.75 | 12.00 | 12.25 | | | D1 | 9.90 | 10.00 | 10.10 | Note 2 | | Е | 11.75 | 12.00 | 12.25 | | | E1 | 9.90 | 10.00 | 10.10 | Note 2 | | В | 0.30 | _ | 0.45 | | | С | 0.09 | _ | 0.20 | | | L | 0.45 | _ | 0.75 | | | е | | 0.80 TYP | | | 9 0.80 TVF 3. Lead coplanarity is 0.10 mm maximum. | 4mei | 2325 Orchard Parkway | |---------|----------------------| | AIIIIEL | San Jose, CA 95131 | | 44A, 44-lead, 10 x 10 mm Body Size, 1.0 mm Body Thickness, | |------------------------------------------------------------------| | 0.8 mm Lead Pitch, Thin Profile Plastic Quad Flat Package (TQFP) | | DRAWING NO. | REV. | |-------------|------| | 44A | В | 10/5/2001 Notes: ### 28.2 44J - PLCC Notes: - 1. This package conforms to JEDEC reference MS-018, Variation AC. - 2. Dimensions D1 and E1 do not include mold protrusion. Allowable protrusion is .010"(0.254 mm) per side. Dimension D1 and E1 include mold mismatch and are measured at the extreme material condition at the upper or lower parting line. - 3. Lead coplanarity is 0.004" (0.102 mm) maximum. | COI | ЛM | ON | DIMENSIC | )NS | |--------------|----|----|----------|-----| | <i>/</i> • • | | | | | (Unit of Measure = mm) | SYMBOL | MIN | NOM | MAX | NOTE | |--------|--------|-----------|--------|--------| | Α | 4.191 | _ | 4.572 | | | A1 | 2.286 | _ | 3.048 | | | A2 | 0.508 | _ | _ | | | D | 17.399 | _ | 17.653 | | | D1 | 16.510 | _ | 16.662 | Note 2 | | E | 17.399 | _ | 17.653 | | | E1 | 16.510 | _ | 16.662 | Note 2 | | D2/E2 | 14.986 | _ | 16.002 | | | В | 0.660 | _ | 0.813 | | | B1 | 0.330 | _ | 0.533 | | | е | | 1.270 TYF | ) | | 10/04/01 | 2325 Orchard Parkway<br>San Jose, CA 95131 | |--------------------------------------------| |--------------------------------------------| | TITLE | DRAWING NO. | REV. | |----------------------------------------------------|-------------|------| | 44J, 44-lead, Plastic J-leaded Chip Carrier (PLCC) | 44J | В | ## 29. Revision History | Revision | Comments | |----------|--------------------------------------------------------| | 0723K | Industrial grade parts were removed from the datasheet | ### **Atmel Corporation** 2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 487-2600 #### Regional Headquarters #### Europe Atmel Sarl Route des Arsenaux 41 Case Postale 80 CH-1705 Fribourg Switzerland Tel: (41) 26-426-5555 Fax: (41) 26-426-5500 #### Asia Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimshatsui East Kowloon Hong Kong Tel: (852) 2721-9778 Fax: (852) 2722-1369 #### Japan 9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan Tel: (81) 3-3523-3551 Fax: (81) 3-3523-7581 ### **Atmel Operations** #### Memory 2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 436-4314 #### Microcontrollers 2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 436-4314 La Chantrerie BP 70602 44306 Nantes Cedex 3, France Tel: (33) 2-40-18-18-18 Fax: (33) 2-40-18-19-60 #### ASIC/ASSP/Smart Cards Zone Industrielle 13106 Rousset Cedex, France Tel: (33) 4-42-53-60-00 Fax: (33) 4-42-53-60-01 1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906, USA Tel: 1(719) 576-3300 Fax: 1(719) 540-1759 Scottish Enterprise Technology Park Maxwell Building East Kilbride G75 0QR, Scotland Tel: (44) 1355-803-000 Fax: (44) 1355-242-743 #### RF/Automotive Theresienstrasse 2 Postfach 3535 74025 Heilbronn, Germany Tel: (49) 71-31-67-0 Tel: (49) 71-31-67-0 Fax: (49) 71-31-67-2340 1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906, USA Tel: 1(719) 576-3300 Fax: 1(719) 540-1759 Biometrics/Imaging/Hi-Rel MPU/ High Speed Converters/RF Datacom Avenue de Rochepleine BP 123 38521 Saint-Egreve Cedex, France Tel: (33) 4-76-58-30-00 Fax: (33) 4-76-58-34-80 Literature Requests www.atmel.com/literature Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN ATMEL'S TERMS AND CONDITIONS OF SALE LOCATED ON ATMEL'S WEB SITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and product descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel's products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life. © Atmel Corporation 2005. All rights reserved. Atmel<sup>®</sup>, logo and combinations thereof, Everywhere You Are<sup>®</sup> and others, are registered trademarks or trademarks of Atmel Corporation or its subsidiaries. Other terms and product names may be trademarks of others.