## **Power MOSFET**

## 40 V, 69 A, Single N-Channel, DPAK/IPAK

#### **Features**

- Low R<sub>DS(on)</sub>
- High Current Capability
- Avalanche Energy Specified
- AEC-Q101 Qualified and PPAP Capable NTDV5804N
- These Devices are Pb-Free and are RoHS Compliant

## **Applications**

- CCFL Backlight
- DC Motor Control
- Class D Amplifier
- Power Supply Secondary Side Synchronous Rectification

## MAXIMUM RATINGS (T<sub>J</sub> = 25°C unless otherwise noted)

| Parar                                                                                                                                                      | Symbol           | Value                  | Unit                              |               |    |
|------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------------|-----------------------------------|---------------|----|
| Drain-to-Source Voltage                                                                                                                                    |                  |                        | $V_{DSS}$                         | 40            | V  |
| Gate-to-Source Voltag                                                                                                                                      | e – Contir       | nuous                  | V <sub>GS</sub>                   | ±20           | V  |
| Gate-to-Source Voltag<br>- Non-Repetitive (t <sub>p</sub> <                                                                                                |                  |                        | $V_{GS}$                          | ±30           | ٧  |
| Continuous Drain                                                                                                                                           |                  | T <sub>C</sub> = 25°C  | I <sub>D</sub>                    | 69            | Α  |
| Current (R <sub>θJC</sub> )<br>(Note 1)                                                                                                                    | Steady<br>State  | T <sub>C</sub> = 100°C |                                   | 49            |    |
| Power Dissipation $(R_{\theta JC})$ (Note 1)                                                                                                               | State            | T <sub>C</sub> = 25°C  | $P_{D}$                           | 71            | W  |
| Pulsed Drain Current                                                                                                                                       | t <sub>p</sub> = | = 10 μs                | I <sub>DM</sub>                   | 125           | Α  |
| Operating Junction and Storage Temperature                                                                                                                 |                  |                        | T <sub>J</sub> , T <sub>stg</sub> | -55 to<br>175 | °C |
| Source Current (Body Diode)                                                                                                                                |                  |                        | I <sub>S</sub>                    | 60            | Α  |
| Single Pulse Drain-to-Source Avalanche Energy ( $V_{DD}$ = 50 V, $V_{GS}$ = 10 V, $R_{G}$ = 25 $\Omega$ , $I_{L(pk)}$ = 36 A, L = 0.3 mH, $V_{DS}$ = 40 V) |                  |                        | E <sub>AS</sub>                   | 195           | mJ |
| Lead Temperature for Soldering Purposes (1/8" from case for 10 s)                                                                                          |                  |                        | T <sub>L</sub>                    | 260           | °C |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

## THERMAL RESISTANCE MAXIMUM RATINGS

| Parameter                                   | Symbol          | Value | Unit |
|---------------------------------------------|-----------------|-------|------|
| Junction-to-Case (Drain)                    | $R_{\theta JC}$ | 2.1   | °C/W |
| Junction-to-Ambient - Steady State (Note 1) | $R_{\theta JA}$ | 106   |      |

1. Surface-mounted on FR4 board using the minimum recommended pad size.



## ON Semiconductor®

## http://onsemi.com

| V <sub>(BR)DSS</sub> | R <sub>DS(on)</sub> MAX | I <sub>D</sub> MAX |  |
|----------------------|-------------------------|--------------------|--|
| 40 V                 | 12 m $\Omega$ @ 5.0 V   | 60.4               |  |
|                      | 7.5 mΩ @ 10 V           | 69 A               |  |





**DPAK CASE 369C** (Surface Mount) STYLE 2



**IPAK** CASE 369D (Straight Lead DPAK)

## **MARKING DIAGRAMS & PIN ASSIGNMENT**





= Year WW = Work Week 5804N = Device Code = Pb-Free Package

## **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 5 of this data sheet.

## **ELECTRICAL CHARACTERISTICS** ( $T_J = 25^{\circ}C$ unless otherwise noted)

| Parameter                                                    | Symbol                               | Test Cond                                                               | lition                 | Min | Тур  | Max  | Unit           |
|--------------------------------------------------------------|--------------------------------------|-------------------------------------------------------------------------|------------------------|-----|------|------|----------------|
| OFF CHARACTERISTICS                                          | •                                    |                                                                         |                        |     |      | •    |                |
| Drain-to-Source Breakdown Voltage                            | V <sub>(BR)DSS</sub>                 | $V_{GS} = 0 \text{ V}, I_D = 250 \mu\text{A}$                           |                        | 40  | 45   |      | V              |
| Drain-to-Source Breakdown Voltage<br>Temperature Coefficient | V <sub>(BR)DSS</sub> /T <sub>J</sub> |                                                                         |                        |     | 41   |      | mV/°C          |
| Zero Gate Voltage Drain Current                              | I <sub>DSS</sub>                     | V <sub>GS</sub> = 0 V,                                                  | T <sub>J</sub> = 25°C  |     |      | 1.0  | μΑ             |
|                                                              |                                      | $V_{GS} = 0 V$ ,<br>$V_{DS} = 40 V$                                     | T <sub>J</sub> = 150°C |     |      | 100  |                |
| Gate-to-Source Leakage Current                               | I <sub>GSS</sub>                     | $V_{DS} = 0 V, V_{G}$                                                   | <sub>S</sub> = ±20 V   |     |      | ±100 | nA             |
| ON CHARACTERISTICS (Note 2)                                  |                                      |                                                                         |                        |     |      |      |                |
| Gate Threshold Voltage                                       | V <sub>GS(TH)</sub>                  | $V_{GS} = V_{DS}, I_D$                                                  | = 250 μΑ               | 2.0 |      | 3.5  | V              |
| Negative Threshold Temperature Coefficient                   | V <sub>GS(TH)</sub> /T <sub>J</sub>  |                                                                         |                        |     | 7.3  |      | mV/°C          |
| Drain-to-Source On Resistance                                | R <sub>DS(on)</sub>                  | V <sub>GS</sub> = 10 V, I                                               | <sub>D</sub> = 30 A    |     | 5.7  | 7.5  | mΩ             |
|                                                              |                                      | V <sub>GS</sub> = 5 V, I <sub>E</sub>                                   | <sub>)</sub> = 10 A    |     | 7.9  | 12   |                |
| Forward Transconductance                                     | gFS                                  | V <sub>DS</sub> = 15 V, I                                               | <sub>D</sub> = 15 A    |     | 12   |      | S              |
| CHARGES, CAPACITANCES AND GA                                 | TE RESISTANCE                        | ES .                                                                    |                        |     |      | •    |                |
| Input Capacitance                                            | C <sub>iss</sub>                     |                                                                         |                        |     | 2460 | 2850 | pF             |
| Output Capacitance                                           | C <sub>oss</sub>                     | $V_{GS} = 0 \text{ V, f} = 1.0 \text{ MHz,}$<br>$V_{DS} = 25 \text{ V}$ |                        |     | 310  | 400  | 1              |
| Reverse Transfer Capacitance                                 | C <sub>rss</sub>                     |                                                                         |                        |     | 215  | 280  |                |
| Total Gate Charge                                            | Q <sub>G(TOT)</sub>                  |                                                                         |                        |     | 45   |      | nC             |
| Threshold Gate Charge                                        | Q <sub>G(TH)</sub>                   | $V_{GS} = 10 \text{ V}, V_{DS} = 32 \text{ V},$ $I_{D} = 30 \text{ A}$  |                        |     | 2.8  |      |                |
| Gate-to-Source Charge                                        | $Q_{GS}$                             |                                                                         |                        |     | 10   |      |                |
| Gate-to-Drain Charge                                         | $Q_{GD}$                             |                                                                         |                        |     | 12.6 |      |                |
| SWITCHING CHARACTERISTICS (Not                               | te 3)                                |                                                                         |                        |     |      |      | -              |
| Turn-On Delay Time                                           | t <sub>d(on)</sub>                   |                                                                         |                        |     | 11.8 |      | ns             |
| Rise Time                                                    | t <sub>r</sub>                       | V <sub>GS</sub> = 10 V, V <sub>I</sub>                                  | nn = 32 V.             |     | 18.7 |      | 1              |
| Turn-Off Delay Time                                          | t <sub>d(off)</sub>                  | $I_{\rm D} = 30  \rm A,  R_{\rm G}$                                     | = 2.5 Ω                |     | 26.8 |      |                |
| Fall Time                                                    | t <sub>f</sub>                       |                                                                         |                        |     | 5.9  |      |                |
| DRAIN-SOURCE DIODE CHARACTE                                  | RISTICS                              |                                                                         |                        |     |      |      | . <del>.</del> |
| Forward Diode Voltage                                        | $V_{SD}$                             | V <sub>GS</sub> = 0 V,                                                  | T <sub>J</sub> = 25°C  |     | 0.81 | 1.2  | V              |
|                                                              |                                      | I <sub>S</sub> = 10 A                                                   | T <sub>J</sub> = 150°C |     | 0.63 |      | 1              |
| Reverse Recovery Time                                        | t <sub>RR</sub>                      | V <sub>GS</sub> = 0 V, dls/dt = 100 A/μs,<br>I <sub>S</sub> = 30 A      |                        |     | 21.7 |      | ns             |
| Charge Time                                                  | ta                                   |                                                                         |                        |     | 11.9 |      | 1              |
| Discharge Time                                               | tb                                   |                                                                         |                        |     | 9.8  |      | 1              |
| Reverse Recovery Charge                                      | Q <sub>RR</sub>                      |                                                                         |                        |     | 11.8 |      | nC             |

Pulse Test: Pulse Width ≤ 300 μs, Duty Cycle ≤ 2%.
 Switching characteristics are independent of operating junction temperatures.

## TYPICAL PERFORMANCE CHARACTERISTICS



## **TYPICAL PERFORMANCE CHARACTERISTICS**



Figure 7. Capacitance Variation

Figure 8. Gate-to-Source and Drain-to-Source Voltage vs. Total Charge



Figure 9. Resistive Switching Time Variation vs. Gate Resistance



Figure 10. Diode Forward Voltage vs. Current



Figure 11. Maximum Rated Forward Biased Safe Operating Area

## **TYPICAL PERFORMANCE CHARACTERISTICS**



Figure 12. Thermal Response

## **ORDERING INFORMATION**

| Order Number | Package                                | Shipping <sup>†</sup> |
|--------------|----------------------------------------|-----------------------|
| NTD5804NG    | IPAK (Straight Lead DPAK)<br>(Pb-Free) | 75 Units / Rail       |
| NTD5804NT4G  | DPAK<br>(Pb-Free)                      | 2500 / Tape & Reel    |
| NTDV5804NT4G | DPAK<br>(Pb-Free)                      | 2500 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

## **PACKAGE DIMENSIONS**

## **DPAK** CASE 369C-01 ISSUE D



#### NOTES:

- NOTES:

  1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.

  2. CONTROLLING DIMENSION: INCHES.

  3. THERMAL PAD CONTOUR OPTIONAL WITHIN DIMENSIONS b3, L3 and Z.

  4. DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR BURRS. MOLD FLASH, PROTRUSIONS, OR BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.006 INCHES PER SIDE.

  5. DIMENSIONS D AND E ARE DETERMINED AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY.

  6. DATUMS A AND B ARE DETERMINED AT DATUM PLANE H.

|            | INCHES    |       | MILLIMETERS |       |  |
|------------|-----------|-------|-------------|-------|--|
| DIM        | MIN       | MAX   | MIN         | MAX   |  |
| Α          | 0.086     | 0.094 | 2.18        | 2.38  |  |
| <b>A</b> 1 | 0.000     | 0.005 | 0.00        | 0.13  |  |
| b          | 0.025     | 0.035 | 0.63        | 0.89  |  |
| b2         | 0.030     | 0.045 | 0.76        | 1.14  |  |
| b3         | 0.180     | 0.215 | 4.57        | 5.46  |  |
| С          | 0.018     | 0.024 | 0.46        | 0.61  |  |
| c2         | 0.018     | 0.024 | 0.46        | 0.61  |  |
| D          | 0.235     | 0.245 | 5.97        | 6.22  |  |
| Е          | 0.250     | 0.265 | 6.35        | 6.73  |  |
| е          | 0.090     | BSC   | 2.29 BSC    |       |  |
| Н          | 0.370     | 0.410 | 9.40        | 10.41 |  |
| L          | 0.055     | 0.070 | 1.40        | 1.78  |  |
| L1         | 0.108 REF |       | 2.74 REF    |       |  |
| L2         | 0.020 BSC |       | 0.51 BSC    |       |  |
| L3         | 0.035     | 0.050 | 0.89        | 1.27  |  |
| L4         |           | 0.040 |             | 1.01  |  |
| Z          | 0.155     |       | 3.93        |       |  |

## **SOLDERING FOOTPRINT\***



<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

- STYLE 2: PIN 1. GATE
  - 2. DRAIN 3.
  - SOURCE DRAIN

## PACKAGE DIMENSIONS

## **IPAK (STRAIGHT LEAD DPAK)**

CASE 369D-01 ISSUE C





#### NOTES

- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- CONTROLLING DIMENSION: INCH.

|     | INCHES |       | MILLIMETERS |      |  |
|-----|--------|-------|-------------|------|--|
| DIM | MIN    | MAX   | MIN         | MAX  |  |
| Α   | 0.235  | 0.245 | 5.97        | 6.35 |  |
| В   | 0.250  | 0.265 | 6.35        | 6.73 |  |
| С   | 0.086  | 0.094 | 2.19        | 2.38 |  |
| D   | 0.027  | 0.035 | 0.69        | 0.88 |  |
| E   | 0.018  | 0.023 | 0.46        | 0.58 |  |
| F   | 0.037  | 0.045 | 0.94        | 1.14 |  |
| G   | 0.090  | BSC   | 2.29 BSC    |      |  |
| Н   | 0.034  | 0.040 | 0.87        | 1.01 |  |
| J   | 0.018  | 0.023 | 0.46        | 0.58 |  |
| K   | 0.350  | 0.380 | 8.89        | 9.65 |  |
| R   | 0.180  | 0.215 | 4.45        | 5.45 |  |
| S   | 0.025  | 0.040 | 0.63        | 1.01 |  |
| V   | 0.035  | 0.050 | 0.89        | 1.27 |  |
| Z   | 0.155  |       | 3.93        |      |  |

STYLE 2:

- GATE 2 DRAIN
- SOURCE
- DRAIN

ON Semiconductor and un are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, ON semiconductor and war registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking, pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implications the polar or other applications intended to surgical implications which the failure of the SCILLC expects existing where surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

## **PUBLICATION ORDERING INFORMATION**

## LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA

**Phone**: 303–675–2175 or 800–344–3860 Toll Free USA/Canada **Fax**: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative