## CY62147GN/CY621472GN MoBL® # 4-Mbit (256K words × 16 bit) Static RAM #### **Features** ■ High speed: 45 ns/55 ns ■ Ultra-low standby power Typical standby current: 3.5 μA Maximum standby current: 8.7 μA ■ Wide voltage range: 1.65 V to 2.2 V, 2.2 V to 3.6 V, 4.5 V to 5.5 V ■ 1.0-V data retention ■ TTL-compatible inputs and outputs ■ Pb-free 48-ball VFBGA and 44-pin TSOP II packages ### **Functional Description** CY62147GN and CY621472GN are high-performance CMOS low-power (MoBL) SRAM devices organized as 256K Words by 16-bits. Both devices are offered in single and dual chip enable options and in multiple pin configurations. Devices with a single chip enable input are accessed by asserting the chip enable ( $\overline{\text{CE}}$ ) input LOW. Dual chip enable devices are accessed by asserting both chip enable inputs – $\overline{\text{CE}}_1$ as low and CE<sub>2</sub> as HIGH. Data writes are performed by asserting the Write Enable ( $\overline{\text{WE}}$ ) input LOW, while providing the data on I/O<sub>0</sub> through I/O<sub>15</sub> and address on A<sub>0</sub> through A<sub>17</sub> pins. The Byte High Enable (BHE) and Byte Low Enable (BLE) inputs control write operations to the upper and lower bytes of the specified memory location. BHE controls I/O<sub>8</sub> through I/O<sub>15</sub> and BLE controls I/O<sub>0</sub> through I/O<sub>7</sub>. Data reads are performed by asserting the Output Enable $(\overline{OE})$ input and providing the required address on the address lines. Read data is accessible on the I/O lines (I/O<sub>0</sub> through I/O<sub>15</sub>). Byte accesses <u>can</u> be <u>performed</u> by asserting the required byte enable signal (BHE or BLE) to read either the upper byte or the lower byte of data from the specified address location. All I/Os (I/O<sub>0</sub> through $\underline{I/O}_{15}$ ) are placed in a HI-Z state when the device is deselected (CE HIGH for a single chip enable device and $\overline{CE}_1$ HIGH/CE<sub>2</sub> LOW for a dual chip enable device), or control signals are de-asserted ( $\overline{OE}$ , $\overline{BLE}$ , $\overline{BHE}$ ). The device also has a unique Byte Power down feature, where, if both the Byte Enables (BHE and BLE) are disabled, the devices seamlessly switch to standby mode irrespective of the state of the chip enables, thereby saving power. The logic block diagram is provided in page 2. ## **Product Portfolio** | | Features and | | | | Power Dissipation | | | | | |-----------------------------|--------------------------------------------|------------|---------------------------|------------|--------------------------------------------|-----|--------------------------------|-----|--| | | Options | _ | V <sub>CC</sub> Range (V) | Speed (ns) | Operating $I_{CC}$ , (mA)<br>$f = f_{max}$ | | Standby, I <sub>SB2</sub> (µA) | | | | Product | (see the Pin<br>Configurations<br>section) | urations | | | | | | | | | | | | | | <b>Typ</b> <sup>[1]</sup> | Max | <b>Typ</b> <sup>[1]</sup> | Max | | | CY62147GN18 | Single or dual | Industrial | 1.65 V-2.2 V | 55 | 15 | 20 | 3.5 | 10 | | | CY62147GN30<br>CY621472GN30 | Chip Enables | | 2.2 V-3.6 V | 45 | 15 | 20 | 3.5 | 8.7 | | | CY62147GN | | | 4.5 V-5.5 V | | | | | | | #### Notes Cypress Semiconductor Corporation Document Number: 002-10624 Rev. \*C Revised September 7, 2016 Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = 1.8 V (for a V<sub>CC</sub> range of 1.65 V-2.2 V), V<sub>CC</sub> = 3 V (for V<sub>CC</sub> range of 2.2 V-3.6 V), and V<sub>CC</sub> = 5 V (for V<sub>CC</sub> range of 4.5 V-5.5 V), T<sub>A</sub> = 25 °C. # Logic Block Diagram - CY62147GN ### **Contents** | Pin Configuration - CY62147GN | 4 | |------------------------------------|---| | Pin Configuration - CY621472GN | 5 | | Maximum Ratings | 6 | | Operating Range | | | DC Electrical Characteristics | | | Capacitance | 8 | | Thermal Resistance | | | AC Test Loads and Waveforms | 8 | | Data Retention Characteristics | 9 | | Data Retention Waveform | | | AC Switching Characteristics | | | Switching Waveforms | | | Truth Table - CY62147GN/CY621472GN | | | Ordering information | 10 | |-----------------------------------------|----| | Ordering Code Definitions | 16 | | Package Diagrams | 17 | | Acronyms | 18 | | Document Conventions | 18 | | Units of Measure | 18 | | Document History Page | 19 | | Sales, Solutions, and Legal Information | 20 | | Worldwide Sales and Design Support | 20 | | Products | 20 | | PSoC® Solutions | 20 | | Cypress Developer Community | 20 | | Technical Support | 20 | ## Pin Configuration - CY62147GN Figure 1. 48-ball VFBGA pinout (Dual Chip Enable), CY62147GN<sup>[2]</sup> Figure 2. 48-ball VFBGA pinout (Single Chip Enable), CY62147GN<sup>[2]</sup> Figure 3. 44-pin TSOP II Pinout (Single Chip Enable), CY62147GN<sup>[2]</sup> | | - | | $\overline{}$ | | | |---------------|----------|------------|---------------|---|-------| | A4 <b>■</b> | <b>1</b> | | 44 | - | A5 | | A3 <b>■</b> | 2 | | 43 | - | A6 | | A2 <b>■</b> | 3 | | 42 | - | A7 | | A1 <b>□</b> | 4 | | 41 | - | /OE | | A0 <b>=</b> | 5 | | 40 | - | /BHE | | /CE <b>=</b> | 6 | | 39 | - | /BLE | | I/O0= | 7 | | 38 | - | I/O15 | | I/O1= | 8 | | 37 | - | I/O14 | | I/O2= | 9 | | 36 | - | I/O13 | | I/O3= | 10 | | 35 | - | I/O12 | | VCC= | 11 | | 34 | - | VSS | | VSS= | 12 | 44-TSOP-II | 33 | - | VCC | | I/O4= | 13 | | 32 | - | I/O11 | | I/O5= | 14 | | 31 | - | I/O10 | | I/O6= | 15 | | 30 | - | I/O9 | | I/O7 <b>=</b> | 16 | | 29 | - | I/O8 | | /WE= | 17 | | 28 | - | NC | | A17 <b>■</b> | 18 | | 27 | - | A8 | | A16 <b>■</b> | 19 | | 26 | - | A9 | | A15 <b>■</b> | 20 | | 25 | - | A10 | | A14 <b>■</b> | 21 | | 24 | - | A11 | | A13= | 22 | | 23 | - | A12 | <sup>2.</sup> NC pins are not connected internally to the die and are typically used for address expansion to a higher-density device. Refer to the respective datasheets for pin configuration. ## Pin Configuration - CY621472GN Figure 4. 44-pin TSOP II pinout (Dual Chip Enable), CY621472GN ## **Maximum Ratings** Exceeding maximum ratings may shorten the useful life of the device. User guidelines are not tested. Storage temperature ......-65 °C to + 150 °C Ambient temperature to ground potential<sup>[3]</sup> ......–0.5 V to V<sub>CC</sub> + 0.5 V DC voltage applied to outputs in HI-Z state $^{[3]}$ ......–0.5 V to V $_{\rm CC}$ + 0.5 V DC input voltage<sup>[3]</sup> ......–0.5 V to $V_{CC}$ + 0.5 V | Output current into outputs (in low state) | 20 mA | |-----------------------------------------------------|---------| | Static discharge voltage (MIL-STD-883, Method 3015) | >2001 V | | Latch-up current | >140 mA | ## **Operating Range** | Grade | Ambient Temperature | V <sub>CC</sub> | |------------|---------------------|-------------------------------------------------------| | Industrial | −40 °C to +85 °C | 1.65 V to 2.2 V,<br>2.2 V to 3.6 V,<br>4.5 V to 5.5 V | ### **DC Electrical Characteristics** Over the operating range of -40 °C to 85 °C | Donomotor | Description | | Took Conditio | | | Unit | | | |---------------------------------------|------------------------------------------|-----------------|---------------------------------------------------------------|-----------------------------|----------------------|------|----------------------|------| | Parameter | | | Test Conditions | | Min | Тур | Max | Unit | | | | 1.65 V to 2.2 V | $V_{CC} = Min, I_{OH} = -0.1 \text{ mA}$ | | 1.4 | _ | _ | | | | | 2.2 V to 2.7 V | $V_{CC} = Min, I_{OH} = -0.1 \text{ mA}$ | | 2 | _ | _ | | | V <sub>OH</sub> | Output HIGH voltage | 2.7 V to 3.6 V | $V_{CC} = Min, I_{OH} = -1.0 \text{ mA}$ | | 2.4 | _ | _ | V | | | Vollago | 4.5 V to 5.5 V | $V_{CC} = Min, I_{OH} = -1.0 \text{ mA}$ | | 2.4 | _ | _ | | | | | 4.5 V to 5.5 V | $V_{CC} = Min, I_{OH} = -0.1 \text{ mA}$ | | $V_{CC} - 0.5^{[4]}$ | _ | _ | | | | | 1.65 V to 2.2 V | $V_{CC} = Min, I_{OL} = 0.1 mA$ | | _ | _ | 0.2 | | | V | Output LOW | 2.2 V to 2.7 V | $V_{CC} = Min, I_{OL} = 0.1 \text{ mA}$ | | _ | _ | 0.4 | V | | $V_{OL}$ | voltage | 2.7 V to 3.6 V | $V_{CC} = Min, I_{OL} = 2.1 \text{ mA}$ | | _ | _ | 0.4 | V | | | | 4.5 V to 5.5 V | $V_{CC} = Min, I_{OL} = 2.1 \text{ mA}$ | | _ | _ | 0.4 | | | | Input HIGH<br>voltage | 1.65 V to 2.2 V | _ | | 1.4 | _ | $V_{CC} + 0.2^{[3]}$ | V | | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | 2.2 V to 2.7 V | _ | | 1.8 | _ | $V_{CC} + 0.3^{[3]}$ | | | $V_{IH}$ | | 2.7 V to 3.6 V | _ | | 2 | _ | $V_{CC} + 0.3^{[3]}$ | | | | | 4.5 V to 5.5 V | _ | | 2.2 | _ | $V_{CC} + 0.5^{[3]}$ | | | | | 1.65 V to 2.2 V | _ | | -0.2 <sup>[3]</sup> | _ | 0.4 | · v | | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | Input LOW | 2.2 V to 2.7 V | _ | | -0.3 <sup>[3]</sup> | _ | 0.6 | | | $V_{IL}$ | voltage | 2.7 V to 3.6 V | _ | | -0.3 <sup>[3]</sup> | _ | 0.8 | | | | | 4.5 V to 5.5 V | _ | | -0.5 <sup>[3]</sup> | _ | 0.8 | | | I <sub>IX</sub> | Input leakage c | urrent | $GND \le V_{IN} \le V_{CC}$ | | -1 | _ | +1 | μА | | I <sub>OZ</sub> | Output leakage current | | GND ≤ V <sub>OUT</sub> ≤ V <sub>CC</sub> ,<br>Output disabled | | -1 | _ | +1 | μА | | | V <sub>CC</sub> operating supply current | | | f =<br>22.22 MHz<br>(45 ns) | _ | 15 | 20 | mA | | I <sub>CC</sub> | | | | f =<br>18.18 MHz<br>(55 ns) | _ | 15 | 20 | mA | | | | | | f = 1 MHz | _ | 3.5 | 6 | mA | <sup>3.</sup> $V_{IL(min)} = -2.0 \text{ V}$ and $V_{IH(max)} = V_{CC} + 2 \text{ V}$ for pulse durations of less than 20 ns. 4. This parameter is guaranteed by design and not tested. ## DC Electrical Characteristics (continued) Over the operating range of –40 $^{\circ}\text{C}$ to 85 $^{\circ}\text{C}$ | Davamatar | Decemention | Took Complition | | | 45/55 ns | | Unit | |---------------------------------|----------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-----|----------|-----|------| | Parameter | Description | Test Conditions | | Min | Тур | Max | Unit | | | Automatic power down<br>current – CMOS inputs;<br>V <sub>CC</sub> = 2.2 V to 3.6 V and 4.5 V to<br>5.5 V | $\overline{\text{CE}}_1 \ge \text{V}_{\text{CC}} - 0.2 \text{ V or CE}_2 \le 0.2 \text{ V or}$ $(\overline{\text{BHE}} \text{ and } \overline{\text{BLE}}) \ge \text{V}_{\text{CC}} - 0.2 \text{ V},$ $\text{V}_{\text{IN}} \ge \text{V}_{\text{CC}} - 0.2 \text{ V or V}_{\text{IN}} \le 0.2 \text{ V},$ $\text{f} = \text{f}_{\text{max}} \text{ (address and data only)},$ $\text{f} = 0 (\overline{\text{OE}}, \text{ and } \overline{\text{WE}}), \text{ Max V}_{\text{CC}}$ | | - | 3.5 | 8.7 | μΑ | | I <sub>SB1</sub> <sup>[5]</sup> | Automatic power down<br>current – CMOS inputs<br>V <sub>CC</sub> = 1.65 V to 2.2 V | | | _ | - | 10 | | | | | <u>CF</u> . V . 0.0 V or | 25 °C <sup>[6]</sup> | _ | 3.5 | 3.7 | | | | Automatic power down current – CMOS inputs V <sub>CC</sub> = 2.2 V to 3.6 V and 4.5 V to 5.5 V | $\overline{CE}_{1} \ge V_{CC} - 0.2 \text{ V or}$ | 40 °C <sup>[6]</sup> | _ | _ | 4.8 | 1 | | | | CE <sub>2</sub> ≤ 0.2 V or | 70 °C <sup>[6]</sup> | - | - | 7 | | | | | (BHE and BLE) ≥<br>V <sub>CC</sub> – 0.2 V, | | | | | | | | | $V_{IN} \ge V_{CC} - 0.2 \text{ V or}$ | 85 °C | _ | - | 8.7 | | | | | $V_{IN} \leq 0.2 V$ | | | | | | | I <sub>SB2</sub> <sup>[5]</sup> | | f = 0, Max V <sub>CC</sub> | | | | | μΑ | | 1SB2 | | $\overline{CE}_1 \ge V_{CC} - 0.2V$ or | 25 °C <sup>[6]</sup> | - | 3.5 | 4.3 | μ ( | | | | 1 00 | 40 °C <sup>[6]</sup> | - | _ | 5 | | | | | CE <sub>2</sub> ≤ 0.2 V or | 70 °C <sup>[6]</sup> | _ | _ | 7.5 | | | | Automatic power down<br>current – CMOS inputs<br>V <sub>CC</sub> = 1.65 V to 2.2 V | (BHE and BLE) ≥<br>V <sub>CC</sub> – 0.2 V, | | | | | | | | V <sub>CC</sub> = 1.65 V to 2.2 V | $V_{IN} \ge V_{CC} - 0.2 \text{ V or}$ | 85 °C | _ | _ | 10 | | | | | V <sub>IN</sub> ≤ 0.2 V, | | | | | | | | | f = 0, Max V <sub>CC</sub> | | | | | | Chip enables (CE<sub>1</sub> and CE<sub>2</sub>) must be tied to CMOS levels to meet the I<sub>SB1</sub> / I<sub>SB2</sub> / I<sub>CCDR</sub> spec. Other inputs can be left floating. The I<sub>SB2</sub> limits at 25 °C, 40 °C, 70 °C, and typical limit at 85 °C are guaranteed by design and not 100% tested. ## Capacitance | Parameter <sup>[7]</sup> | Description | Test Conditions | Max | Unit | |--------------------------|--------------------|----------------------------------------------------------------|-----|------| | C <sub>IN</sub> | Input capacitance | T = 25 °C f = 1 MHz \/ = \/ | 10 | pF | | C <sub>OUT</sub> | Output capacitance | $T_A = 25 \text{ °C}, f = 1 \text{ MHz}, V_{CC} = V_{CC(typ)}$ | 10 | pF | ### **Thermal Resistance** | | Parameter <sup>[7]</sup> | Description | Test Conditions | 48-ball VFBGA | 44-pin TSOP II | Unit | |---|--------------------------|---------------------------------------------|-------------------------------------------------------------------------|---------------|----------------|------| | 6 | -) <sub>- A</sub> | Thermal resistance<br>(junction to ambient) | Still air, soldered on a 3 × 4.5 inch, four layer printed circuit board | 31.35 | 68.85 | °C/W | | 6 | -0.10 | Thermal resistance<br>(junction to case) | | 14.74 | 15.97 | °C/W | ## **AC Test Loads and Waveforms** Figure 5. AC Test Loads and Waveforms<sup>[8]</sup> Equivalent to: THÉVENIN EQUIVALENT | Parameters | 1.8 V | 2.5 V | 3.0 V | 5.0 V | Unit | |-----------------|-------|-------|-------|-------|------| | R1 | 13500 | 16667 | 1103 | 1800 | Ω | | R2 | 10800 | 15385 | 1554 | 990 | Ω | | R <sub>TH</sub> | 6000 | 8000 | 645 | 639 | Ω | | V <sub>TH</sub> | 0.80 | 1.20 | 1.75 | 1.77 | V | Tested initially and after any design or process changes that may affect these parameters. Full-device operation requires linear V<sub>CC</sub> ramp from V<sub>DR</sub> to V<sub>CC(min)</sub> ≥ 100 μs or stable at V<sub>CC(min)</sub> ≥ 100 μs. #### **Data Retention Characteristics** Over the Operating range | Parameter | Description | Conditions | Min | <b>Typ</b> <sup>[9]</sup> | Max | Unit | |---------------------------------------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---------------------------|-----|------| | $V_{DR}$ | V <sub>CC</sub> for data retention | | 1 | _ | _ | V | | I <sub>CCDR</sub> <sup>[10, 11]</sup> | | $\begin{aligned} &\text{Vcc} = 1.2 \text{ V,} \\ &\overline{\text{CE}}_1 \ge \text{V}_{\text{CC}} - 0.2 \text{ V or CE}_2 \le 0.2 \text{ V} \\ &\text{or } (\overline{\text{BHE}} \text{ and } \overline{\text{BLE}}) \ge \text{V}_{\text{CC}} - 0.2 \text{ V,} \\ &\text{V}_{\text{IN}} \ge \text{V}_{\text{CC}} - 0.2 \text{ V or V}_{\text{IN}} \le 0.2 \text{ V} \end{aligned}$ | - | | 13 | μА | | t <sub>CDR</sub> <sup>[12]</sup> | Chip deselect to data retention time | | 0 | - | - | ns | | t <sub>R</sub> <sup>[13]</sup> | Operation recovery time | | 45/55 | _ | _ | ns | #### **Data Retention Waveform** Figure 6. Data Retention Waveform<sup>[14]</sup> <sup>9.</sup> Typical values are included only for reference and are not guaranteed or tested. Typical values are measured at $V_{CC}$ = 1.8 V (for $V_{CC}$ range of 1.65 V-2.2 V), $V_{CC}$ = 3 V (for $V_{CC}$ range of 2.2 V-3.6 V), and $V_{CC}$ = 5 V (for $V_{CC}$ range of 4.5 V-5.5 V), $T_{A}$ = 25 °C. <sup>10.</sup> Chip enables $(\overline{CE}_1)$ and $(\overline{CE}_2)$ must be tied to CMOS levels to meet the $|C_{SB1}|/|C_{CDR}$ spec. Other inputs can be left floating. <sup>11.</sup> $I_{CCDR}$ is guaranteed only after device is first powered up to $V_{CC(min)}$ and then brought down to $V_{DR}$ . <sup>12.</sup> These parameters are guaranteed by design. <sup>13.</sup> Full-device operation requires linear $V_{CC}$ ramp from $V_{DR}$ to $V_{CC(min)} \ge 100 \,\mu s$ or stable at $V_{CC(min)} \ge 100 \,\mu s$ . <sup>14.</sup> BHE BLE is the AND of both BHE and BLE. Deselect the chip by either disabling the chip enable signals or by disabling both BHE and BLE. ## **AC Switching Characteristics** | Parameter <sup>[15, 16]</sup> | Description | 45 | i ns | 55 ns | | Unit | |-------------------------------|-------------------------------------------------------------------------------|----------|------|-------|-----|------| | Parameter | Description | Min | Max | Min | Max | Unit | | READ CYCLE | | <u>'</u> | | • | • | | | t <sub>RC</sub> | Read cycle time | 45 | _ | 55 | _ | ns | | t <sub>AA</sub> | Address to data valid | - | 45 | - | 55 | ns | | t <sub>OHA</sub> | Data hold from address change | 10 | _ | 10 | _ | ns | | t <sub>ACE</sub> | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to data valid | _ | 45 | - | 55 | ns | | t <sub>DOE</sub> | OE LOW to data valid | _ | 22 | - | 25 | ns | | t <sub>LZOE</sub> | OE LOW to Low impedance <sup>[17]</sup> | 5 | _ | 5 | _ | ns | | t <sub>HZOE</sub> | OE HIGH to HI-Z <sup>[17, 18]</sup> | _ | 18 | - | 18 | ns | | t <sub>LZCE</sub> | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to Low impedance <sup>[17]</sup> | 10 | _ | 10 | _ | ns | | t <sub>HZCE</sub> | CE <sub>1</sub> HIGH and CE <sub>2</sub> LOW to HI-Z <sup>[17, 18]</sup> | _ | 18 | _ | 18 | ns | | t <sub>PU</sub> | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to power-up | 0 | _ | 0 | _ | ns | | t <sub>PD</sub> | CE <sub>1</sub> HIGH and CE <sub>2</sub> LOW to power-down | _ | 45 | _ | 55 | ns | | t <sub>DBE</sub> | BLE / BHE LOW to data valid | _ | 45 | _ | 55 | ns | | t <sub>LZBE</sub> | BLE / BHE LOW to Low impedance <sup>[17]</sup> | 5 | _ | 5 | _ | ns | | t <sub>HZBE</sub> | BLE / BHE HIGH to HI-Z <sup>[17, 18]</sup> | _ | 18 | _ | 18 | ns | | WRITE CYCLE <sup>[19</sup> | , 20] | 1 | • | | • | • | | t <sub>WC</sub> | Write cycle time | 45 | _ | 55 | _ | ns | | t <sub>SCE</sub> | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to write end | 35 | _ | 45 | _ | ns | | t <sub>AW</sub> | Address setup to write end | 35 | _ | 45 | _ | ns | | t <sub>HA</sub> | Address hold from write end | 0 | _ | 0 | _ | ns | | t <sub>SA</sub> | Address setup to write start | 0 | _ | 0 | _ | ns | | t <sub>PWE</sub> | WE pulse width | 35 | _ | 40 | _ | ns | | t <sub>BW</sub> | BLE / BHE LOW to write end | 35 | _ | 45 | _ | ns | | t <sub>SD</sub> | Data setup to write end | 25 | _ | 25 | - | ns | | t <sub>HD</sub> | Data hold from write end | 0 | - | 0 | _ | ns | | t <sub>HZWE</sub> | WE LOW to HI-Z <sup>[17, 18]</sup> | _ | 18 | _ | 20 | ns | | t <sub>LZWE</sub> | WE HIGH to Low impedance <sup>[17]</sup> | 10 | _ | 10 | _ | ns | <sup>15.</sup> Test conditions assume a signal transition time (rise/fall) of 3 ns or less, timing reference levels of 1.5 V (for V<sub>CC</sub> ≥ 3 V) and V<sub>CC</sub>/2 (for V<sub>CC</sub> < 3 V), and input pulse levels of 0 to 3 V (for V<sub>CC</sub> ≥ 3 V) and 0 to V<sub>CC</sub> (for V<sub>CC</sub> < 3 V). Test conditions for the read cycle use output loading shown in AC Test Loads and Waveforms section, unless <sup>16.</sup> These parameters are guaranteed by design. <sup>17.</sup> At any temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZBE</sub> is less than t<sub>LZCE</sub>, t<sub>HZDE</sub> is less than t<sub>LZCE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZWE</sub> for any device. 18. t<sub>HZCE</sub>, t<sub>HZDE</sub>, and t<sub>HZWE</sub> transitions are measured when the outputs enter a high-impedance state. 19. The internal write time of the memory is defined by the overlap of WE = V<sub>IL</sub>, OE<sub>1</sub> = V<sub>IL</sub>, BHE or BLE, or both = V<sub>IL</sub>, and CE<sub>2</sub> = V<sub>IH</sub>. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input setup and hold timing must refer to the edge of the signal that <sup>20.</sup> The minimum pulse width in Write Cycle No. 3 (WE Controlled, OE LOW) should be equal to sum of t<sub>SD</sub> and t<sub>HZWE</sub>. ## **Switching Waveforms** Figure 7. Read Cycle No. 1 of CY62147GN (Address Transition Controlled)<sup>[21, 22]</sup> Figure 8. Read Cycle No. 2 ( $\overline{\text{OE}}$ Controlled) $^{[21,\ 22,\ 23,\ 24]}$ - 21. The device is continuously selected. $\overline{OE} = V_{IL}$ , $\overline{CE} = V_{IL}$ , $\overline{BHE}$ or $\overline{BLE}$ or both = $V_{IL}$ . - 22. WE is HIGH for Read cycle. - 23. Data I/O is in a HI-Z state if $\overline{CE} = V_{IH}$ , or $\overline{OE} = V_{IH}$ or $\overline{BHE}$ , and/or $\overline{BLE} = V_{IH}$ . 24. Address valid prior to or coincident with $\overline{CE}$ LOW transition. ## Switching Waveforms (continued) <sup>25.</sup> For all dual chip enable devices, $\overline{CE}$ is the logical combination of $\overline{CE}_1$ and $\overline{CE}_2$ . When $\overline{CE}_1$ is LOW and $\overline{CE}_2$ is HIGH, $\overline{CE}$ is LOW; when $\overline{CE}_1$ is HIGH or $\overline{CE}_2$ is LOW, $\overline{CE}_1$ is LOW and $\overline{CE}_2$ is HIGH, $\overline{CE}_1$ is HIGH or $\overline{CE}_2$ is LOW, when $\overline{CE}_1$ is HIGH or <sup>27.</sup> Data I/O is in a HI-Z state if $\overline{CE} = V_{IH}$ , or $\overline{OE} = V_{IH}$ or $\overline{BHE}$ , and/or $\overline{BLE} = V_{IH}$ . ## Switching Waveforms (continued) Figure 10. Write Cycle No. 2 (CE Controlled)<sup>[28, 29, 30]</sup> Figure 11. Write Cycle No. 3 ( $\overline{\text{WE}}$ Controlled, $\overline{\text{OE}}$ LOW)[28, 29, 30, 31] - 28. $\underline{For}$ all dual chip enable devices, $\overline{CE}$ is the logical combination of $\overline{CE}_1$ and $CE_2$ . When $\overline{CE}_1$ is LOW and $CE_2$ is HIGH, $\overline{CE}$ is LOW; when $\overline{CE}_1$ is HIGH or $CE_2$ is LOW, CE is HIGH. - 29. The internal write time of the memory is defined by the overlap of WE = V<sub>IL</sub>, CE<sub>1</sub> = V<sub>IL</sub>, BHE or BLE or both = V<sub>IL</sub>, and CE<sub>2</sub> = V<sub>IH</sub>. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input setup and hold timing must refer to the edge of the signal that terminates the - 30. Data I/O is in HI-Z state if $\overline{CE} = V_{IH}$ , or $\overline{OE} = V_{IH}$ or $\overline{BHE}$ , and/or $\overline{BLE} = V_{IH}$ . 31. The minimum write pulse width for Write Cycle No. 3 ( $\overline{WE}$ Controlled, $\overline{OE}$ LOW) should be sum of $t_{HZWE}$ and $t_{SD}$ . ## Switching Waveforms (continued) Figure 12. Write Cycle No. 4 (BHE/BLE Controlled)[32, 33, 34] <sup>32.</sup> For all dual chip enable devices, $\overline{\text{CE}}$ is the logical combination of $\overline{\text{CE}}_1$ and $\overline{\text{CE}}_2$ . When $\overline{\text{CE}}_1$ is LOW and $\overline{\text{CE}}_2$ is HIGH, $\overline{\text{CE}}$ is LOW; when $\overline{\text{CE}}_1$ is HIGH or $\overline{\text{CE}}_2$ is LOW, $\overline{\text{CE}}$ is HIGH. <sup>33.</sup> The internal write time of the memory is defined by the overlap of WE = V<sub>IL</sub>, CE<sub>1</sub> = V<sub>IL</sub>, BHE or BLE or both = V<sub>IL</sub>, and CE<sub>2</sub> = V<sub>IH</sub>. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input setup and hold timing must refer to the edge of the signal that terminates the write. <sup>34.</sup> Data I/O is in a HI-Z state if $\overline{CE} = V_{IH}$ , or $\overline{OE} = V_{IH}$ or $\overline{BHE}$ , and/or $\overline{BLE} = V_{IH}$ . ## Truth Table - CY62147GN/CY621472GN | CE <sub>1</sub> /CE <sup>[35]</sup> | CE <sub>2</sub> [35] | WE | OE | BHE | BLE | Inputs/Outputs | Mode | Power | |-------------------------------------|----------------------|----|----|-----|-----|------------------------------------------------------------------------------------------------|---------------------|----------------------------| | Н | X <sup>[36]</sup> | Χ | Х | Х | Х | HI-Z | Deselect/Power-down | Standby (I <sub>SB</sub> ) | | Х | L | Χ | Х | Х | Х | HI-Z | Deselect/Power-down | Standby (I <sub>SB</sub> ) | | Х | Х | Χ | Χ | Η | Ι | HI-Z | Deselect/Power-down | Standby (I <sub>SB</sub> ) | | L | Н | Ι | L | L | لــ | Data Out (I/O <sub>0</sub> -I/O <sub>15</sub> ) | Read | Active (I <sub>CC</sub> ) | | L | П | Н | L | Н | L | Data Out (I/O <sub>0</sub> –I/O <sub>7</sub> );<br>HI-Z (I/O <sub>8</sub> –I/O <sub>15</sub> ) | Read | Active (I <sub>CC</sub> ) | | L | Н | Τ | L | L | Ι | HI-Z (I/O <sub>0</sub> -I/O <sub>7</sub> );<br>Data Out (I/O <sub>8</sub> -I/O <sub>15</sub> ) | Read | Active (I <sub>CC</sub> ) | | L | H | Η | Н | L | Ι | HI-Z | Output disabled | Active (I <sub>CC</sub> ) | | L | Н | Н | Н | Н | L | HI-Z | Output disabled | Active (I <sub>CC</sub> ) | | L | Н | Н | Н | L | L | HI-Z | Output disabled | Active (I <sub>CC</sub> ) | | L | H | L | Х | L | L | Data In (I/O <sub>0</sub> -I/O <sub>15</sub> ) | Write | Active (I <sub>CC</sub> ) | | L | Н | L | Х | Н | L | Data In (I/O <sub>0</sub> –I/O <sub>7</sub> );<br>HI-Z (I/O <sub>8</sub> –I/O <sub>15</sub> ) | Write | Active (I <sub>CC</sub> ) | | L | Н | L | Х | L | Н | HI-Z (I/O <sub>0</sub> -I/O <sub>7</sub> );<br>Data In (I/O <sub>8</sub> -I/O <sub>15</sub> ) | Write | Active (I <sub>CC</sub> ) | <sup>35.</sup> For all dual chip enable devices, $\overline{CE}$ is the logical combination of $\overline{CE}_1$ and $\overline{CE}_2$ . When $\overline{CE}_1$ is LOW and $\overline{CE}_2$ is HIGH, $\overline{CE}$ is LOW; when $\overline{CE}_1$ is HIGH or $\overline{CE}_2$ is LOW, $\overline{CE}$ is HIGH 36. The 'X' (Don't care) state for the chip enables refer to the logic state (either HIGH or LOW). Intermediate voltage levels on these pins is not permitted. ## **Ordering Information** | Speed (ns) | Voltage<br>Range | Ordering Code | Package<br>Diagram | Package Type | Operating Range | | |------------|------------------|----------------------|--------------------|-------------------------------------------------------------------------------|-----------------|--| | | 2.2 V-3.6 V | CY62147GN30-45BVXI | 51-85150 | 48-ball VFBGA (6 x 8 x 1 mm), Dual Chip Enable | | | | | | CY62147GN30-45BVXIT | 51-85150 | 48-ball VFBGA (6 $\times$ 8 $\times$ 1 mm), Dual Chip Enable, Tape and Reel | | | | | | CY62147GN30-45ZSXI | 51-85087 | 44-pin TSOP II, Single Chip Enable | | | | 45 | | CY62147GN30-45ZSXIT | 51-85087 | 44-pin TSOP II, Single Chip Enable, Tape and Reel | | | | 45 | | CY62147GN30-45B2XI | 51-85150 | 48-ball VFBGA (6 x 8 x 1 mm), Single Chip Enable | | | | | | CY62147GN30-45B2XIT | 51-85150 | 48-ball VFBGA (6 $\times$ 8 $\times$ 1 mm), Single Chip Enable, Tape and Reel | Industrial | | | | | CY621472GN30-45ZSXI | 51-85087 | 44-pin TSOP II, Dual Chip Enable | | | | | | CY621472GN30-45ZSXIT | 51-85087 | 44-pin TSOP II, Dual Chip Enable, Tape and Reel | | | | 55 | 1.65 V-2.2 V | CY62147GN18-55BVXI | 51-85150 | 48-ball VFBGA (6 x 8 x 1 mm), Single Chip Enable | | | | | | CY62147GN18-55BVXIT | 51-85150 | 48-ball VFBGA (6 $\times$ 8 $\times$ 1 mm), Single Chip Enable, Tape and Reel | | | ### **Ordering Code Definitions** ## **Package Diagrams** Figure 13. 44-pin TSOP II (Z44) Package Outline, 51-85087 Figure 14. 48-ball VFBGA (6 × 8 × 1.0 mm) BV48/BZ48 Package Outline, 51-85150 PACKAGE WEIGHT: See Cypress Package Material Declaration Datasheet (PMDD) posted on the Cypress web. NOTE: ## **Acronyms** **Table 1. Acronyms Used in this Document** | Acronym | Description | | | |---------|-----------------------------------------|--|--| | BHE | byte high enable | | | | BLE | oyte low enable | | | | CE | chip enable | | | | CMOS | complementary metal oxide semiconductor | | | | I/O | input/output | | | | OE | output enable | | | | SRAM | static random access memory | | | | TSOP | thin small outline package | | | | VFBGA | very fine-pitch ball grid array | | | | WE | write enable | | | ## **Document Conventions** ### **Units of Measure** Table 2. Units of Measure | Symbol | Unit of Measure | | | | |--------|-----------------|--|--|--| | °C | degrees Celsius | | | | | MHz | megahertz | | | | | μΑ | microamperes | | | | | μS | microseconds | | | | | mA | milliamperes | | | | | mm | millimeters | | | | | ns | nanoseconds | | | | | Ω | ohms | | | | | % | percent | | | | | pF | picofarads | | | | | V | volts | | | | | W | watts | | | | # **Document History Page** | Document Title: CY62147GN/CY621472GN MoBL <sup>®</sup> , 4-Mbit (256K words × 16 bit) Static RAM Document Number: 002-10624 | | | | | | |-----------------------------------------------------------------------------------------------------------------------------|---------|--------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Rev. | ECN No. | Orig. of<br>Change | Submission<br>Date | Description of Change | | | ** | 5076421 | NILE | 01/07/2016 | New data sheet. | | | *A | 5084145 | NILE | 01/13/2016 | Updated Logic Block Diagram – CY62147GN. | | | *B | 5329364 | VINI | 06/29/2016 | Updated Ordering Information: Updated part numbers. Updated to new template. | | | *C | 5429186 | NILE | 09/07/2016 | Updated DC Electrical Characteristics: Enhanced VIH of 2.2V - 2.7V operating range from 2.0V to 1.8V. Enhanced VOH of 2.7V - 3.6V operating range from 2.2V to 2.4V. Updated Ordering Information: Updated part numbers. Updated Note 3. Updated Copyright and Disclaimer. | | ## Sales, Solutions, and Legal Information #### Worldwide Sales and Design Support Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. #### **Products** ARM® Cortex® Microcontrollers cypress.com/arm Automotive cypress.com/automotive Clocks & Buffers cypress.com/clocks Interface cypress.com/interface Internet of Things cypress.com/iot Lighting & Power Control cypress.com/powerpsoc Memory cypress.com/memory **PSoC** cypress.com/psoc Touch Sensing cypress.com/touch **USB** Controllers cypress.com/usb Wireless/RF cypress.com/wireless ### PSoC® Solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP #### **Cypress Developer Community** Forums | Projects | Video | Blogs | Training | Components ### **Technical Support** cypress.com/support © Cypress Semiconductor Corporation, 2016. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products. You shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress products. Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.