High Efficiency 21V, 6A Synchronous Step-Down Converter with External Sync, Low-Power Mode, and External Soft-Start # **DESCRIPTION** The MP2229 is a high-frequency, synchronous, rectified, step-down, switch-mode converter with internal power MOSFETs. It offers a compact solution to achieve a 6A continuous output current over a wide input-supply range with excellent load and line regulation. The MP2229 has synchronous-mode operation for higher efficiency over the output current load range. Current-mode operation provides fast transient response and eases loop stabilization. Full protection features include over-current protection (OCP) and thermal shutdown (TSD). The MP2229 requires a minimal number of readily available, standard, external components and is available in a space-saving 3mm x 3mm 14-pin QFN package. # **FEATURES** - Wide 4.5V to 21V Operating Input Range - 6A Output Current - Low $40m\Omega/18m\Omega$ R<sub>DS(ON)</sub> of Internal Power MOSFETs - Programmable Switching Frequency - Frequency SYNC from 300KHz to 2MHz External Clock - Low-Power Mode Selectable by an External Signal - External Soft-Start - Pre-Bias Start-Up - OCP with Hiccup Mode - Thermal Shutdown - Output Adjustable from 0.6V - Available in a QFN-14 (3mmx3mm) Package ### **APPLICATIONS** - DSL Modems - Cable Modems - Set -Top Boxes - Telecom - Distributed Power Systems All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS" and "The Future of Analog IC Technology" are registered trademarks of Monolithic Power Systems, Inc. #### TYPICAL APPLICATION # **ORDERING INFORMATION** | Part Number | Package | Top Marking | |-------------|------------------|-------------| | MP2229GQ* | QFN-14 (3mm×3mm) | See Below | <sup>\*</sup> For Tape & Reel, add suffix -Z (eg. MP2229GQ-Z); # **TOP MARKING** AGQY AGQ: product code of MP2229GQ; Y: year code; LLL: lot number; # **PACKAGE REFERENCE** | <b>ABSOLUTE MAXIMUM</b> | RATINGS (1) | |--------------------------------------------|------------------------------| | V <sub>IN</sub> | 0.3V to 24V | | V <sub>SW</sub> | | | -0.3V (-5V for <10ns) to 24\ | , | | V <sub>BST</sub> | $V_{SW} + 5.5V_{SW}$ | | All Other Pins | 0.3V to 5.5V (2) | | Continuous Power Dissipation | $(T_A = +25^{\circ}C)^{(3)}$ | | | 2.1W | | Junction Temperature | | | Lead Temperature | 260°C | | Storage Temperature | 65°C to 150°C | | Recommended Operating | Conditions <sup>(4)</sup> | | Supply Voltage V <sub>IN</sub> | 4.5V to 21V | | Output Voltage V <sub>OUT</sub> | | | Operating Junction Temp. (T <sub>J</sub> ) | | | Thermal Resistance | (5) | $oldsymbol{ heta}_{JA}$ | $oldsymbol{ heta}_{JC}$ | | |--------------------|-----|-------------------------|-------------------------|------| | QFN-14 (3mmx3mm) | | 60 | 12 | °C/W | #### Notes: - 1) Exceeding these ratings may damage the device. - Please refer to the "Enable Control" section on page 12 for the absolute maximum rating of EN. - 3) The maximum allowable power dissipation is a function of the maximum junction temperature $T_J$ (MAX), the junction-to-ambient thermal resistance $\theta_{JA}$ , and the ambient temperature $T_A$ . The maximum allowable continuous power dissipation at any ambient temperature is calculated by $P_D$ (MAX) = $(T_J$ (MAX)- $T_A$ )/ $\theta_{JA}$ . Exceeding the maximum allowable power dissipation produces an excessive die temperature, causing the regulator to go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage. - The device is not guaranteed to function outside of its operating conditions. - 5) Measured on JESD51-7, 4-layer PCB. # **ELECTRICAL CHARACTERISTICS** V<sub>IN</sub>=12V, T<sub>J</sub>=-40°C to +125°C<sup>(6)</sup>, typical value is tested at T<sub>J</sub>=+25°C, unless otherwise noted. | Parameters | Symbol | Condition | Min | Тур | Max | Units | |---------------------------------------------------------------|----------------------|-------------------------------------------------------------|------|------|------|----------| | Supply Current (Shutdown) | Is | $V_{EN} = 0V, T_J = 25^{\circ}C$ | | 8.5 | 12 | μΑ | | Supply Current (Quiescent) | IQ | $V_{EN} = 2V, V_{FB} = 0.7V$ | | 400 | 500 | μΑ | | HS Switch-On Resistance | HS <sub>RDS-ON</sub> | V <sub>BST-SW</sub> =5V | | 40 | | mΩ | | LS Switch-On Resistance | LS <sub>RDS-ON</sub> | V <sub>CC</sub> =5V | | 18 | | mΩ | | Switch Leakage | $SW_{LKG}$ | $V_{EN} = 0V, V_{SW} = 0V \text{ or } 12V, T_J=25^{\circ}C$ | | | 1 | μΑ | | Current Limit <sup>(7)</sup> | I <sub>LIMIT</sub> | Duty=40% | 7.5 | 10.5 | | Α | | | | R <sub>SET</sub> =30k | 380 | 500 | 610 | kHz | | Oscillator Frequency | $f_{SW}$ | R <sub>SET</sub> =51k | 200 | 300 | 380 | kHz | | | | R <sub>SET</sub> =6.7k | 1400 | 1800 | 2100 | kHz | | Maximum Duty Cycle | $D_{MAX}$ | V <sub>FB</sub> = 500mV | 90 | 95 | | % | | Minimum On Time <sup>(8)</sup> | $T_ON$ | | | 50 | | ns | | Sync Frequency Range | $f_{SYNC}$ | | 0.3 | | 2 | MHz | | Foldback Frequency | $f_{FOLD}$ | V <sub>FB</sub> = 100mV | | 0.5 | | $f_{SW}$ | | Feedback Voltage | $V_{FB}$ | T <sub>J</sub> = 25°C | 594 | 600 | 606 | mV | | 1 cedback voltage | <b>∧</b> FB | T <sub>J</sub> =-40°C to +125°C | 591 | 600 | 609 | mV | | Feedback Current | $I_{FB}$ | V <sub>FB</sub> = 650mV | | | 50 | nA | | EN Falling Threshold | $V_{EN-Falling}$ | | 0.98 | 1.2 | 1.34 | V | | EN Rising Threshold | $V_{EN-Rising}$ | | 1.28 | 1.46 | 1.65 | V | | EN Pull-Up Current | $I_{EN}$ | | 1 | 2.3 | 3.6 | μA | | V <sub>IN</sub> Under-Voltage Lockout<br>Threshold Rising | $INUV_{Vth}$ | | 3.85 | 4.1 | 4.35 | V | | V <sub>IN</sub> Under-Voltage Lockout<br>Threshold Hysteresis | $INUV_{HYS}$ | | | 600 | | mV | | VCC Regulator | $V_{CC}$ | | | 5 | | V | | VCC Load Regulation | | I <sub>CC</sub> =5mA | | 1 | | % | | Soft-Start Current | I <sub>SS</sub> | | 7 | 10 | 13 | μΑ | | Thermal Shutdown <sup>(8)</sup> | T <sub>SD</sub> | | | 150 | | °C | | Thermal Shutdown Hysteresis <sup>(8)</sup> | T <sub>SD-HYS</sub> | | | 30 | | °C | <sup>6)</sup> Not tested in production. Guaranteed by over-temperature correlation. <sup>7)</sup> Guaranteed by engineering sample characterization.8) Guaranteed by design. # **PIN FUNCTIONS** | Package<br>Pin # | Name | Description | |-------------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1, 12,<br>13, 14 | GND | Ground. Connect GND pins with larger copper areas to the negative terminals of the input and output capacitors. | | 2, 11 | SW | Switch Output. Use wide PCB traces to make the connection. | | 3, Exposed<br>Pad | IN | Supply Voltage Input. The MP2229 operates from a 4.5V to 21V input rail. Requires a low ESR and a low-inductance capacitor to decouple the input rail. Place the input capacitor very close to IN and connect it with wide PCB traces and multiple vias. | | 4 | EN | Enable. EN high enables the MP2229. EN sources 2.3µA. Float EN to enable the MP2229 automatically. | | 5 | LPM | Low-Power Mode Input. An active-high signal enables low-power mode operation. Connect LPM to GND to disable the converter and make the converter operate constantly in CCM. | | 6 | FB | Feedback. Connect to the tap of an external resistor divider from the output to GND to set the output voltage. | | 7 | SS | Soft-Start. Connect an external capacitor to program the soft-start time for the switch-mode regulator. | | 8 | FREQ/<br>SYNC | Switching Frequency Program Input. Connect a resistor from FREQ/SYNC to GND to set the switching frequency. Also, FREQ/SYNC serves as a frequency-synchronous clock input. | | 9 | VCC | Internal Bias Supply. Internal 5V LDO output. Decouple with 0.1µF capacitor. The decouple capacitor must be close enough to VCC to increase noise immunity. | | 10 | BST | Bootstrap. Requires a capacitor connected between SW and BST to form a floating supply across the high-side switch driver. A $10\Omega$ resistor placed between SW and the BST cap is recommended strongly to reduce the SW spike voltage. | # TYPICAL PERFORMANCE CHARACTERISTICS Performance waveforms are captured from the evaluation board discussed in the Design Example section. $V_{IN}$ = 12V, $V_{OUT}$ = 1V, L = 1 $\mu$ H, $F_{S}$ =500kHz, $T_{A}$ = +25°C, unless otherwise noted. © 2015 MPS. All Rights Reserved. # **FUNCTIONAL BLOCK DIAGRAM** **FIGURE 1. Functional Block Diagram** © 2015 MPS. All Rights Reserved. #### **OPERATION** The MP2229 is a high-frequency, synchronous, rectified, step-down, switch-mode converter with internal power MOSFETs. It offers a compact solution to achieve a 6A continuous output current over a wide input-supply range with excellent load and line regulation. When MP2229 works in fixed-frequency peak current-mode control to regulate the output voltage, the internal clock initiates the PWM cycle and turns on the integrated high-side power MOSFET (HS-FET). The HS-FET remains on until its current reaches the value set by the COMP voltage. When the power switch is off, it remains off until the next clock cycle starts. If the current in the power MOSFET does not reach the value set by the COMP value within 95% of one PWM period, then the HS-FET is forced off. ### **Error Amplifier (EA)** The error amplifier compares the FB voltage against the internal 0.6V reference ( $V_{REF}$ ) and outputs a current proportional to the difference between the two. This output current charges or discharges the internal compensation network to form the COMP voltage, which controls the power MOSFET current. The optimized internal compensation network minimizes the external component count and simplifies control loop design. #### **Internal Regulator** The 5V internal regulator powers most of the internal circuitries. The regulator takes the $V_{IN}$ and operates in the full $V_{IN}$ range. When $V_{IN}$ exceeds 5V, the output of the regulator is in full regulation. If $V_{IN}$ is less than 5V, the output decreases with $V_{IN}$ . The part requires a $0.1\mu F$ ceramic decoupling capacitor. #### **Enable Control (EN)** The MP2229 has a dedicated enable control pin (EN). Pull EN high, or float, to enable the IC; pull EN low to disable the IC. The EN voltage is clamped to around 5.6V by an internal Zener diode (see Figure 2). A pull-up resistor is not needed to pull up the EN voltage. If EN is connected to a voltage source higher than 5V, a resistor is needed from the voltage source to EN in order to limit the EN input current to less than 100µA. This helps prevent damage to the internal Zener diode. For example, connecting 12V to EN through a pull-up resistor, $R_{PULLUP} \ge (12V - 5.6V)/100\mu A = 64k\Omega$ . Connecting EN directly to a voltage source without a pull-up resistor requires limiting the amplitude of the voltage source to below 5V to prevent damage to the internal Zener diode. FIGURE 2. Zener Diode between EN and GND ### **Setting the Frequency and Synchronizing** Connect a resistor from FREQ/SYNC to ground to set the switching frequency. The value of the frequency can be calculated approximately from: $$F_s(kHz) = \frac{16000}{R_{FREQ}(k\Omega) + 2.3}$$ The frequency vs. R<sub>FREQ</sub> is shown in Figure 3. FIGURE 3. Switching Frequency vs R<sub>FREQ</sub> Also, the MP2229 can be synchronized to an external clock with a range from 300kHz to 2MHz through FREQ/SYNC. The internal clock rising edge is synchronized to the external clock rising edge. ## **Low-Power Mode (LPM)** The MP2229 has a low-power mode for light load. Under a heavy-load condition, $V_{\text{COMP}}$ is higher than $V_{\text{LPM}}$ . When the clock goes high, the HS-FET turns on and remains on until $V_{\text{ILsense}}$ reaches the value set by the COMP voltage. The internal clock re-sets every time $V_{\text{COMP}}$ is higher than $V_{\text{LPM}}$ . Under a light-load condition, the value of $V_{\text{COMP}}$ becomes low. When $V_{\text{COMP}}$ is less than $V_{\text{LPM}}$ , and $V_{\text{FB}}$ is less than $V_{\text{REF}}$ , $V_{\text{COMP}}$ ramps up until it exceeds $V_{\text{LPM}}$ . During this time, the internal clock is blocked. Thus, the MP2229 skips pulses for pulse frequency modulation (PFM) mode, achieving the light-load power save (see Figure 4). FIGURE 4. Simplified LPM Control Logic To enable low-power mode, connect LPM to VCC or to a voltage divider from VCC. When the external $V_{\text{LPM}}$ is higher than 1.2V, the MP2229 takes the internal $V_{\text{LPM}}$ . To disable low-power mode, connect LPM to ground, and the converter operates constantly in fixed frequency CCM. #### **Under-Voltage Lockout (UVLO)** Under-voltage lockout (UVLO) protects the chip from operating at an insufficient supply voltage. The MP2229 UVLO comparator monitors the output voltage of the internal regulator (VCC). The UVLO rising threshold is 4.1V while its falling threshold is 3.5V. #### **External Soft-Start (SS)** Connect a capacitor from SS to ground to adjust the soft-start time. When the soft-start begins, an internal 10µA current source charges the external capacitor. The soft-start capacitor connects to the non-inverting input of the error amplifier. The soft-start period lasts until the voltage on the soft-start capacitor exceeds the 0.6V reference. At this point, the reference voltage takes over at the non-inverting error-amplifier input. The soft-start time can be calculated as follows: $$t_{SS}(ms) = \frac{0.6V \times C_{SS}(nF)}{10\mu A}$$ ## **Pre-Bias Start-Up** The MP2229 has been designed for a monotonic start-up into pre-biased loads. If the output is pre-biased to a certain voltage during start-up, the BST voltage is charged by $V_{\text{IN}}$ . If BST voltage exceeds its rising threshold voltage, then the soft-start capacitor is charged. When the soft-start capacitor voltage exceeds the sensed output voltage at FB, the part starts to operate normally. ### **Over-Current Protection (OCP)** The MP2229 has a cycle-by-cycle over-current limit, which limits the inductor current in case of an output over load or short circuit. If the over load or short circuit lasts for an extended period, the FB voltage can drop below the undervoltage (UV) threshold (40% of the reference, typically). Once a UV is triggered, the MP2229 enters hiccup mode to re-start the part periodically. This protection mode is useful when the output is dead-shorted to ground. The average short-circuit current is reduced greatly to alleviate thermal issues and protect the regulator. The MP2229 exits hiccup mode once the over-current condition is removed. #### Thermal Shutdown (TSD) Thermal shutdown prevents the chip from operating at exceedingly high temperatures. When the die temperature reaches 150°C, it shuts down the whole chip. When the temperature falls below its lower threshold (120°C, typically), the chip is enabled again. #### Floating Driver and Bootstrap Charging An external bootstrap capacitor powers the floating power MOSFET driver. This floating driver has its own UVLO protection. The UVLO's rising threshold is 2.03V with a hysteresis of 200mV. The bootstrap capacitor voltage is regulated internally by $V_{\text{IN}}$ through D1, M1, R5, C5, L1, and C2 (see Figure 5). If $(V_{\text{IN}}-V_{\text{SW}})$ exceeds 5V, U1 regulates M1 to maintain a 5V BST voltage across C5. A $10\Omega$ resistor placed between SW and the BST capacitor is recommended strongly to reduce the SW spike voltage and noise. FIGURE 5. Internal Bootstrap Charging Circuit #### Start-Up and Shutdown If both $V_{\text{IN}}$ and EN exceed their respective thresholds, the chip is enabled. The reference block starts up first, generating a stable reference voltage, and then the internal regulator is enabled. The regulator provides a stable supply for the remaining circuitries. Three events can shut down the chip: EN low, $V_{\text{IN}}$ low, and thermal shutdown. In shutdown, the signaling path is blocked first to avoid any fault triggering. The COMP voltage and the internal supply rail are then pulled down. © 2015 MPS. All Rights Reserved. # **APPLICATION INFORMATION** #### **COMPONENT SELECTION** ### **Setting the Output Voltage** The external resistor divider sets the output voltage (see "Typical Application" on page 1). Choose R1 around $20k\Omega$ , then R2 is: $$R2 = \frac{R1}{\frac{V_{OUT}}{0.6V} - 1}$$ The T-type network is recommended highly (see Figure 6). FIGURE 6. T-Type Network Table 1 lists the recommended T-type resistor values for common output voltages. TABLE1. Resistor Selection for Common Output Voltages<sup>(9)</sup> | V <sub>OUT</sub> (V) | R1 (kΩ) | R2 (kΩ) | RT (kΩ) | |----------------------|---------|---------|---------| | 1.0 | 20 | 30 | 68 | | 1.2 | 20 | 20 | 68 | | 1.5 | 20 | 13.7 | 51 | | 1.8 | 20 | 10 | 51 | | 2.5 | 20 | 6.34 | 33 | | 3.3 | 20 | 4.42 | 24 | | 5 | 20 | 2.7 | 16 | #### Notes: 9) The recommended parameters are based on a 500kHz switching frequency. A different input voltage, output inductors, and output capacitors may affect the recommended values of R1, R2, and RT. For additional component parameters, please refer to the "Typical Application Circuits" on pages 19-21. #### Selecting the Inductor For most applications, use a 1µH to 10µH inductor with a DC current rating at least 25% percent higher than the maximum load current. Select an inductor with a DC resistance less than $15m\Omega$ for best efficiency. Use the following equation to derive the inductor value for most designs: $$L_{1} = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{V_{IN} \times \Delta I_{L} \times f_{OSC}}$$ Where, $\Delta I_{L}$ is the inductor-ripple current. Choose the inductor-ripple current to be approximately 30% of the maximum load current. The maximum inductor peak current is: $$I_{L(MAX)} = I_{LOAD} + \frac{\Delta I_{L}}{2}$$ Under light-load conditions (below 100mA), use a larger inductor for improved efficiency. ### **Setting the Switching Frequency** An external resistor ( $R_{\text{FREQ}}$ ) from FREQ/SYNC to GND sets the MP2229 oscillating frequency. The value of $R_{\text{FREQ}}$ can be calculated approximately using the formula below: $$R_{FREQ}(k\Omega) = \frac{16000}{f_s(kHz)} - 2.3$$ # **Setting the LPM Voltage** The LPM voltage is used to set the transition point from LPM to CCM. Choose a transition point that provides the best combination of efficiency, stability, ripple, and transient. If the LPM voltage is set lower than the recommended value (see Figure 8), then stability and ripple improves but efficiency during LPM mode and transient degrades. Likewise, if the LPM voltage is set higher, then the efficiency during LPM and transient improves, but stability and ripple degrades. Calculate the optimal balance point of the LPM voltage for good efficiency, stability, and ripple. The LPM voltage comes from the tap of a resistor divider from $V_{\text{CC}}$ (5V) to GND (see Figure 7. FIGURE 7. LPM Network Generally, choose R6 to be around $100k\Omega$ , then R7 is: $$R7 = \frac{V_{\text{LPM}} \! \times \! R6}{V_{\text{CC}} - V_{\text{LPM}}}$$ Refer to Figure 8 when setting the LPM voltage. FIGURE 8. Recommended LPM Selection for Common Output Voltages ( $V_{IN}$ =12V, $F_{S}$ =500kHz) ### **Selecting the Input Capacitor** The input current to the step-down converter is discontinuous, and therefore requires a capacitor to supply the AC current while maintaining the DC input voltage. Use low ESR capacitors for the best performance. Ceramic capacitors with X5R or X7R dielectrics are recommended highly because of their low ESR and small temperature coefficients. For most applications, a $22\mu F$ and a $10\mu F$ capacitor are sufficient. Since the input capacitor (C1) absorbs the input-switching current, it requires an adequate ripple-current rating. The RMS current in the input capacitor can be estimated by: $$I_{C1} = I_{LOAD} \times \sqrt{\frac{V_{OUT}}{V_{IN}}} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$ The worst-case condition occurs at $V_{IN} = 2V_{OUT}$ , where: $$I_{C1} = \frac{I_{LOAD}}{2}$$ For simplification, choose an input capacitor with a RMS current rating greater than half of the maximum load current. The input capacitor can be electrolytic, tantalum, or ceramic. When using electrolytic or tantalum capacitors, place a small, high-quality ceramic capacitor (e.g. $0.1\mu F$ ) as close to the IC as possible. When using ceramic capacitors, make sure that they have enough capacitance to provide sufficient charge in order to prevent excessive voltage ripple at the input. The input-voltage ripple caused by the capacitance can be estimated by: $$\Delta V_{IN} = \frac{I_{LOAD}}{f_{s} \times C1} \times \frac{V_{OUT}}{V_{IN}} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$ ### **Selecting the Output Capacitor** The device requires an output capacitor (C2) to maintain the DC output voltage. Use ceramic, tantalum, or low ESR electrolytic capacitors. Use low ESR capacitors to limit the output-voltage ripple. Estimate the output-voltage ripple with: $$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{S}} \times L_{\text{1}}} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right) \times \left(R_{\text{ESR}} + \frac{1}{8 \times f_{\text{S}} \times C2}\right)$$ Where $L_1$ is the inductor value and $R_{\text{ESR}}$ is the equivalent series resistance (ESR) value of the output capacitor. For ceramic capacitors, the impedance at the switching frequency is dominated by the capacitance. The output-voltage ripple is caused mainly by the capacitance. For simplification, the output-voltage ripple can be estimated by: $$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{8 \times {f_{\text{S}}}^2 \times L_1 \times C2} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right)$$ For tantalum or electrolytic capacitors, the ESR dominates the impedance at the switching frequency. For simplification, the output ripple can be approximated to: $$\Delta V_{\text{out}} = \frac{V_{\text{out}}}{f_{\text{s}} \times L_{\text{1}}} \times \left(1 - \frac{V_{\text{out}}}{V_{\text{in}}}\right) \times R_{\text{ESR}}$$ The characteristics of the output capacitor affect the stability of the regulatory system. The MP2229 can be optimized for a wide range of capacitance and ESR values. ### **External Bootstrap Diode** BST voltage may become insufficient at particular specs (see conditions below). In these cases an external bootstrap diode can enhance the efficiency of the regulator at heavy load and avoid BST voltage insufficiency during PFM operation at light load. Insufficient BST voltage is more likely to happen at either of the following conditions: - V<sub>IN</sub> is below 5V - $V_{OUT}$ is 5V or 3.3V; and the duty cycle is large: $D = \frac{V_{OUT}}{V_{IN}} > 65\%$ In these cases (if insufficient BST voltage occurs), the output-ripple voltage may become extremely high during a light-load condition. Add an external BST diode from VCC to BST (see Figure 9). FIGURE 9. Optional Bootstrap Diode The recommended external BST diode is IN4148, and the BST capacitor is $0.1\mu F$ to $1\mu F$ . # PCB Layout Guidelines<sup>(10)</sup> Efficient PCB layout is critical to achieve stable operation. For best results, please refer to Figure 10 and follow the guidelines below: - 1) Keep the connection of input ground and GND as short and wide as possible. - 2) Keep the connection of the input capacitor and IN as short and wide as possible. - 3) Ensure all feedback connections are short and direct. Place the feedback resistors and compensation components as close to the chip as possible. - 4) Route SW away from sensitive analog areas (such as FB). To improve performance, use a 4-layer board. Figure 10 shows the top and bottom layer of the PCB (inner 1 and inner 2 are all GND). #### Notes: 10) The recommended layout is based on the Figure 11 "Typical Application Circuit" on Page19. **Top Layer** **Bottom Layer** FIGURE 10. Recommended PCB Layout # **Design Example** Table 2 below is a design example following the application guidelines for the specifications: **TABLE 2. Design Example** | V <sub>IN</sub> | 12V | |------------------|--------| | V <sub>OUT</sub> | 1V | | I <sub>OUT</sub> | 6A | | Fs | 500kHz | The detailed application schematics are shown in Figure 11. The typical performance and circuit waveforms have been shown in the "Typical Performance Characteristics" section. For additional device applications, please refer to the related evaluation board datasheets. # TYPICAL APPLICATION CIRCUITS(11) FIGURE 11. $V_{IN}$ =12V, $F_S$ =500kHz, $V_{OUT}$ =1V, $I_{OUT}$ =6A FIGURE 12. V<sub>IN</sub>=12V, F<sub>S</sub>=500kHz, V<sub>OUT</sub>=1.2V, I<sub>OUT</sub>=6A FIGURE 13. $V_{IN}$ =12V, $F_S$ =500kHz, $V_{OUT}$ =1.8V, $I_{OUT}$ =6A FIGURE 14. $V_{IN}$ =12V, $F_S$ =500kHz, $V_{OUT}$ =2.5V, $I_{OUT}$ =6A FIGURE 15. V<sub>IN</sub>=12V, F<sub>S</sub>=500kHz, V<sub>OUT</sub>=3.3V, I<sub>OUT</sub>=6A FIGURE 16. V<sub>IN</sub>=12V, F<sub>S</sub>=500kHz, V<sub>OUT</sub>=5V, I<sub>OUT</sub>=6A #### Notes 11) For V<sub>OUT</sub>=3.3V application, when V<sub>IN</sub> is lower than 5V and I<sub>OUT</sub>>5A, an additional input capacitor may be needed to reduce the input-voltage ripple for better stability. For $V_{OUT}$ =5V application, when $V_{IN}$ is lower than 7V and $I_{OUT}$ >5A, an additional input capacitor may be needed to reduce the input-voltage ripple for better stability. ### MPS CONFIDENTIAL AND PROPRIETARY INFORMATION- INTERNAL USE ONLY ### PACKAGE INFORMATION # QFN-14 (3mmx3mm) **BOTTOM VIEW** SIDE VIEW **RECOMMENDED LAND PATTERN** # NOTE: - 1) ALL DIMENSIONS ARE IN MILLIMETERS. 2) EXPOSED PADDLE SIZE DOES NOT INCLUDE MOLD FLASH. 3) LEAD COPLANARITY SHALL BE 0.10 MILLIMETERS MAX. - 4) JEDEC REFERENCE IS MO-220. - 5) DRAWING IS NOT TO SCALE. **NOTICE:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.