# 3A Synchronous Buck Converter In 2x2 DFN Package ## ISL80030, ISL80030A, ISL80031, ISL80031A The ISL80030, ISL80030A, ISL80031 and ISL80031A are highly efficient, monolithic, synchronous step-down DC/DC converters that can deliver up to 3A of continuous output current from a 2.7V to 5.5V input supply. They use peak current mode control architecture to allow very low duty cycle operation. They operate at either a 1MHz or 2MHz switching frequency, thereby providing superior transient response and allowing for the use of small inductors. They have excellent stability. The ISL80030, ISL80030A, ISL80031 and ISL80031A integrate very low $r_{DS(ON)}$ MOSFETs in order to maximize efficiency. In addition, since the high-side MOSFET is a PMOS, the need for a Boot capacitor is eliminated, thereby reducing external component count. They can operate at 100% duty cycle. The ISL80031, ISL80031A configured for PFM discontinuous conduction operation, provides high efficiency by reducing switching losses at light loads. ISL80030, ISL80030A configured for PWM pulse width modulation operation, provides a fast transient response, which helps reduce the output noise and RF interference. These devices are offered in a space saving 8 pin 2mmx2mm DFN lead-free package with exposed pad for improved thermal performance. The complete converter occupies less than $64 \text{mm}^2$ area. ### **Features** - V<sub>IN</sub> range 2.7V to 5.5V - . Up to 3A of output current - Switching frequency is 1MHz or 2MHz (see <u>Table 1 on page 3</u>) - 35µA quiescent current (ISL80031/A) - · Overcurrent and short-circuit protection - · Over-temperature/thermal protection - · Negative current protection - · Power-good and enable - 100% duty cycle - · Internal soft-start and soft-stop - V<sub>IN</sub> undervoltage lockout and V<sub>OUT</sub> overvoltage protection - · Up to 95% peak efficiency ### **Applications** - · General purpose POL - · Industrial, instrumentation and medical equipment - · Telecom and networking equipment - · Game console 1 FIGURE 2. EFFICIENCY vs LOAD, ISL80031, $V_{IN}$ = 5V, $T_A$ = +25 °C # **Table of Contents** | Pin Configuration | 4 | |-----------------------------------------|----------| | Pin Descriptions | 4 | | Functional Block Diagram | 5 | | Absolute Maximum Ratings | 7 | | Thermal Information | 7 | | Recommended Operating Conditions | 7 | | Electrical Specifications | 7 | | Typical Performance Curves | 9 | | Theory of Operation | 15 | | PWM Control Scheme | 15 | | Short-circuit Protection | 16<br>16 | | UVLO | 16<br>16 | | Discharge Mode (Soft-stop) | 16<br>17 | | Applications Information | | | Output Inductor and Capacitor Selection | 17 | | Input Capacitor Selection | 17<br>17 | | Revision History | 19 | | About Intersil 1 | 19 | | Package Outline Drawing | 20 | ### **TABLE 1. SUMMARY OF KEY DIFFERENCES** | PART# | PWM/PFM MODE | <sup>f</sup> sw<br>(MHz) | V <sub>IN</sub> RANGE<br>(V) | I <sub>OUT</sub> (MAX)<br>(A) | PACKAGE<br>SIZE | |-----------|--------------|--------------------------|------------------------------|-------------------------------|----------------------------| | ISL80030 | PWM | 1 | | | | | ISL80030A | PWM | 2 | 2.7 to 5.5 | 3 | 8 pin 2mmx2mm DFN | | ISL80031 | PFM | 1 | 2.7 (0 5.5 | | 8 piii 2111111X2111111 DFN | | ISL80031A | PFM | 2 | | | | NOTE: In this datasheet, the parts in the table above are collectively called "device". #### **TABLE 2. COMPONENT VALUE SELECTION TABLE** | V <sub>OUT</sub><br>(V) | C <sub>1</sub><br>(μF) | C <sub>2</sub><br>(μF) | C <sub>3</sub><br>(pF) | L <sub>1</sub><br>(µH) | R <sub>1</sub><br>(kΩ) | R <sub>2</sub><br>(kΩ) | |-------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|------------------------| | 0.8 | 22 | 22 | 22 | 1.0~2.2 | 33 | 100 | | 1.2 | 22 | 22 | 22 | 1.0~2.2 | 100 | 100 | | 1.5 | 22 | 22 | 22 | 1.0~2.2 | 150 | 100 | | 1.8 | 22 | 22 | 22 | 1.0~3.3 | 200 | 100 | | 2.5 | 22 | 22 | 22 | 1.5~3.3 | 316 | 100 | | 3.3 | 22 | 22 | 22 | 1.5~4.7 | 450 | 100 | # **Pin Configuration** ISL80030, ISL80030A, ISL80031, ISL80031A (8 LD 2x2 DFN) TOP VIEW # **Pin Descriptions** | PIN NUMBER | PIN NAME | PIN DESCRIPTION | |------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1, 2 | VIN | The input supply for the power stage of the PWM regulator and the source for the internal linear regulator that provides bias for the IC. Place a minimum of 10µF ceramic capacitance from VIN to GND and as close as possible to the IC for decoupling. | | 3 | EN | Device enable input. When the voltage on this pin rises above 1.4V, the device is enabled. The device is disabled when the pin is pulled to ground. When the device is disabled, a 100Ω resistor discharges the output through the PHASE pin. See Figure 3, "Functional Block Diagram" on page 5 for details. | | 4 | PG | Power-good output is pulled to ground during the soft-start interval and also when the output voltage is below regulation limits. There is an internal $5M\Omega$ internal pull-up resistor on this pin. | | 5 | FB | Feedback pin for the regulator. FB is the negative input to the voltage loop error amplifier. The output voltage is set by an external resistor divider connected to FB. In addition, the power-good PWM regulator's power-good and undervoltage protection circuits use FB to monitor the output voltage. | | 6, 7 | PGND | Power and analog ground connections. Connect directly to the board GROUND plane. | | 8 | PHASE | Power stage switching node for output voltage regulation. Connect to the output inductor. This pin is discharged by an 100Ω resistor when the device is disabled. See Figure 3, "Functional Block Diagram" on page 5 for details. | | - | EPAD | The exposed pad must be connected to the PGND pin for proper electrical performance. Place as many vias as possible under the pad connecting to the PGND plane for optimal thermal performance. | Submit Document Feedback 4 intersil # **Functional Block Diagram** FIGURE 3. FUNCTIONAL BLOCK DIAGRAM ## **Ordering Information** | PART NUMBER<br>(Notes 1, 2, 3) | TAPE AND REEL QUANTITY | PART<br>MARKING | TECHNICAL SPECIFICATIONS | TEMP. RANGE<br>(°C) | PACKAGE<br>(RoHS Compliant) | PKG.<br>DWG. # | |--------------------------------|------------------------|-----------------|--------------------------|---------------------|-----------------------------|----------------| | ISL80030FRZ-T | 1000 | 030 | 1MHz, PWM | -40 to +125 | 8 Ld DFN | L8.2x2E | | ISL80030FRZ-T7A | 250 | 030 | 1MHz, PWM | -40 to +125 | 8 Ld DFN | L8.2x2E | | ISL80030AFRZ-T | 1000 | 30A | 2MHz, PWM | -40 to +125 | 8 Ld DFN | L8.2x2E | | ISL80030AFRZ-T7A | 250 | 30A | 2MHz, PWM | -40 to +125 | 8 Ld DFN | L8.2x2E | | ISL80031FRZ-T | 1000 | 031 | 1MHz, PFM | -40 to +125 | 8 Ld DFN | L8.2x2E | | ISL80031FRZ-T7A | 250 | 031 | 1MHz, PFM | -40 to +125 | 8 Ld DFN | L8.2x2E | | ISL80031AFRZ-T | 1000 | 31A | 2MHz, PFM | -40 to +125 | 8 Ld DFN | L8.2x2E | | ISL80031AFRZ-T7A | 250 | 31A | 2MHz, PFM | -40 to +125 | 8 Ld DFN | L8.2x2E | #### NOTES: - 1. Please refer to TB347 for details on reel specifications. - 2. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020. - 3. For Moisture Sensitivity Level (MSL), please see device information page for <u>ISL80030</u>, <u>ISL80030A</u>, <u>ISL80031A</u>. For more information on MSL please see techbrief <u>TB363</u>. Submit Document Feedback 6 Intersil FN8766.0 July 20, 2015 ### **Absolute Maximum Ratings** | VIN0.3V to 6V (DC) or 7V (20ms) | |------------------------------------------------------------------| | PHASE1.5V (100ns)/-0.3V (DC) to 6V (DC) or 7V (20ms) | | EN, PG0.3V to VIN + 0.3V | | FB0.3V to 2.7V | | Junction Temperature Range at 0A | | ESD Rating | | Human Body Model (Tested per JESD22-JS-001) 4kV | | Machine Model (Tested per JESD22-A115C) 300V | | Charged Device Model (Tested per JESD22-C101D) 2kV | | Latch-up (Tested per JESD78D, Class 2, Level A) ±100mA at +125°C | ### **Thermal Information** | Thermal Resistance (Typical, Notes 4, 5) | $\theta_{JA}(^{\circ}C/W)$ | $\theta_{JC}(^{\circC/W})$ | | |--------------------------------------------------|----------------------------|----------------------------|----------| | 2x2 DFN Package | 70 | 7 | | | <b>Maximum Junction Temperature (Plastic Pac</b> | kage) | +150° | С | | Maximum Storage Temperature Range | 65 | °C to +150° | С | | Ambient Temperature Range | 40 | °C to +125° | С | | Operating Junction Temperature Range | 40 | °C to +125° | С | | Pb-free Reflow Profile | | see <u>TB49</u> 3 | <u>3</u> | | | | | | ### **Recommended Operating Conditions** | V <sub>IN</sub> Supply Voltage Range | 2.7V to 5.5V | |--------------------------------------|--------------| | Load Current Range | 0A to 3A | | Junction Temperature Range40 | °C to +125°C | CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty. #### NOTES - 4. θ<sub>JA</sub> is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. See Tech Brief TB379 for details. - 5. For $\theta_{JC}$ , the "case temp" location is the center of the exposed metal pad on the package underside. **Electrical Specifications** $T_A = -40 \,^{\circ}\text{C}$ to $+125 \,^{\circ}\text{C}$ , $V_{\text{IN}} = 2.7 \text{V}$ to 5.5V, unless otherwise noted. Typical values are at $T_A = +25 \,^{\circ}\text{C}$ . **Boldface** limits apply across the junction operating temperature range, $-40 \,^{\circ}\text{C}$ to $+125 \,^{\circ}\text{C}$ . | PARAMETER | SYMBOL | TEST CONDITIONS | MIN<br>( <u>Note 6</u> ) | TYP | MAX<br>(Note 6) | UNIT | |------------------------------------------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-------|-----------------|------| | INPUT SUPPLY | • | | | | ' | | | V <sub>IN</sub> Undervoltage Lockout Threshold | V <sub>UVLO</sub> | Rising, no load | | 2.5 | 2.7 | ٧ | | | | Falling, no load | 2.2 | 2.4 | | ٧ | | Quiescent Supply Current | I <sub>VIN</sub> | ISL80031A, no load at the output | | 35 | 60 | μΑ | | | | ISL80030, no load at the output | | 7 | 15 | mA | | | | ISL80030A, no load at the output | | 10 | 22 | mA | | Shutdown Supply Current | I <sub>SD</sub> | ISL80031, ISL80031A, V <sub>IN</sub> = 5.5V, EN = low | | 1.2 | 10 | μΑ | | OUTPUT REGULATION | | | | | <u>'</u> | | | Feedback Voltage | $V_{FB}$ | | 0.594 | 0.600 | 0.606 | ٧ | | | | T <sub>J</sub> = -40 °C to +125 °C | 0.589 | | 0.606 | ٧ | | VFB Bias Current | I <sub>VFB</sub> | V <sub>FB</sub> = 2.7V. T <sub>J</sub> = -40 °C to +125 °C | -120 | 50 | 350 | nA | | Line Regulation | | V <sub>IN</sub> = V <sub>O</sub> + 0.5V to 5.5V (minimal 2.7V)<br>Nominal = 3.6V | -0.32 | -0.05 | 0.28 | %/V | | Soft-start Ramp Time Cycle | | | | 1 | | ms | | PROTECTIONS | <u> </u> | | | | • | | | Positive Peak Current Limit | I <sub>PLIMIT</sub> | | 3.6 | 4.5 | 5.4 | Α | | Peak Skip Limit | I <sub>SKIP</sub> | ISL80031, ISL80031A V <sub>IN</sub> = 3.6, V <sub>OUT</sub> = 1.8V (See <u>"Applications</u> Information" on page 17 for more detail) | | 450 | | mA | | Zero Cross Threshold | | ISL80031, ISL80031A | -170 | -70 | 30 | mA | | Negative Current Limit | I <sub>NLIMIT</sub> | | -2.6 | -2 | -1 | Α | | Thermal Shutdown | | Temperature rising | | 150 | | °C | | Thermal Shutdown Hysteresis | | Temperature falling | | 25 | | °C | Submit Document Feedback 7 intersil FN8766.0 July 20, 2015 **Electrical Specifications** $T_A = -40 \,^{\circ}\text{C}$ to $+125 \,^{\circ}\text{C}$ , $V_{\text{IN}} = 2.7 \text{V}$ to 5.5V, unless otherwise noted. Typical values are at $T_A = +25 \,^{\circ}\text{C}$ . Boldface limits apply across the junction operating temperature range, -40 $\,^{\circ}\text{C}$ to $+125 \,^{\circ}\text{C}$ . (Continued) | PARAMETER | SYMBOL | TEST CONDITIONS | MIN<br>( <u>Note 6</u> ) | TYP | MAX<br>( <u>Note 6</u> ) | UNIT | |----------------------------------|-----------------|----------------------------------------------|--------------------------|------|--------------------------|---------------| | COMPENSATION | U. | | | | | | | Error Amplifier Transconductance | | | | 40 | | μ <b>A</b> /V | | Transresistance | RT | | 0.20 | 0.25 | 0.30 | Ω | | PHASE | 1 | -1 | | | | | | P-Channel MOSFET ON-resistance | | V <sub>IN</sub> = 5V, I <sub>O</sub> = 200mA | | 70 | | mΩ | | N-Channel MOSFET ON-resistance | | V <sub>IN</sub> = 5V, I <sub>O</sub> = 200mA | | 60 | | mΩ | | PHASE Maximum Duty Cycle | | | | 100 | | % | | PHASE Minimum On-time | | ISL80030; ISL80030A | | 60 | 80 | ns | | OSCILLATOR | | 1 | | | - 1 | | | Nominal Switching Frequency | fsw | ISL80030, ISL80031 | 850 | 1000 | 1150 | kHz | | | | ISL80030A, ISL80031A | 1700 | 2000 | 2300 | kHz | | PG | | 1 | | | | | | Output Low Voltage | | 1mA sinking current | | | 0.3 | ٧ | | Delay Time (Rising Edge) | | | 0.5 | 1 | 2 | ms | | PGOOD Delay Time (Falling Edge) | | | | 5 | | μs | | PG Pin Leakage Current | | PG = V <sub>IN</sub> | | 0.01 | 0.1 | μΑ | | OVP PG Rising Threshold | | | 110 | 117 | 125 | % | | OVP PG Hysteresis | | | | 2 | | % | | UVP PG Rising Threshold | | | 80 | 85 | 90 | % | | UVP PG Hysteresis | | | | 2 | | % | | EN LOGIC | | 1 | | | -1 | | | Logic Input Low | | | | | 0.4 | ٧ | | Logic Input High | | | 1.4 | | | ٧ | | Logic Input Leakage Current | I <sub>EN</sub> | Pulled up to 5.5V | | 0.1 | 1 | μA | #### NOTES: <sup>6.</sup> Parameters with MIN and/or MAX limits are 100% tested at +25°C, unless otherwise specified. Temperature limits established by characterization and are not production tested. ## **Typical Performance Curves** FIGURE 4. EFFICIENCY vs LOAD (ISL80031A) $f_{SW} = 2MHz, V_{IN} = 3.3V, PFM, T_A = +25 °C$ FIGURE 5. EFFICIENCY vs LOAD (ISL80030A) $f_{SW} = 2MHz$ , $V_{IN} = 3.3V$ , PWM, $T_A = +25$ °C FIGURE 6. EFFICIENCY vs LOAD (ISL80031) $f_{SW} = 1 \text{MHz}, V_{IN} = 3.3 \text{V}, \text{PFM}, T_A = +25 \,^{\circ}\text{C}$ FIGURE 7. EFFICIENCY vs LOAD (ISL80030) $f_{SW} = \text{1MHz}, \, V_{IN} = 3.3 \text{V}, \, \text{PWM}, \, T_A = +25\,^{\circ}\text{C}$ FIGURE 8. EFFICIENCY vs LOAD (ISL80031A) $f_{SW} = 2 \text{MHz}, V_{\text{IN}} = 5 \text{V}, \text{PFM}, T_{\text{A}} = +25\,^{\circ}\text{C}$ FIGURE 9. EFFICIENCY vs LOAD (ISL80030A) $f_{SW} = 2MHz$ , $V_{IN} = 5V$ , PWM, $T_A = +25 °C$ Submit Document Feedback 9 intersil FN8766.0 July 20, 2015 FIGURE 10. EFFICIENCY vs LOAD (ISL80031) $f_{SW} = 1 \text{MHz}, V_{IN} = 5 \text{V}, \text{ PFM}, T_A = +25 \,^{\circ}\text{C}$ FIGURE 11. EFFICIENCY vs LOAD (ISL80030) $f_{SW} = 1MHz, V_{IN} = 5V, PWM, T_A = +25 ^{\circ}C$ FIGURE 12. $V_{OUT}$ REGULATION vs LOAD (ISL80031) $f_{SW} = 1$ MHz, $V_{OUT} = 1.8$ V, PFM, $T_A = +25$ °C FIGURE 13. $V_{OUT}$ REGULATION vs LOAD (ISL80030) $f_{SW} = 1$ MHz, $V_{OUT} = 1.8$ V, PWM, $T_A = +25$ °C FIGURE 14. START-UP AT NO LOAD (ISL80031A) $f_{SW} = 2 MHz, V_{IN} = 5 V, PFM, T_A = +25 \,^{\circ}C$ FIGURE 15. START-UP AT NO LOAD (ISL80030A) $f_{SW} = 2 MHz, \, V_{IN} = 5 V, \, PWM, \, T_A = +25\,^{\circ}C$ FIGURE 16. SHUTDOWN AT NO LOAD (ISL80031A) $f_{SW} = 2 MHz, V_{IN} = 5 V, PFM, T_A = +25 °C$ FIGURE 17. SHUTDOWN AT NO LOAD (ISL80030A) $f_{SW} = 2 MHz, \, V_{IN} = 5 V, \, PWM, \, T_A = +25\,^{\circ}C$ FIGURE 18. START-UP AT 3A LOAD (ISL80030A) $f_{SW} = 2MHz$ , $V_{IN} = 5V$ , PWM, $T_A = +25$ °C FIGURE 19. SHUTDOWN AT 3A LOAD (ISL80030A) $f_{SW}=2\text{MHz},\,V_{IN}=5\text{V},\,\text{PWM},\,T_{A}=+25\,^{\circ}\text{C}$ FIGURE 20. START-UP AT 3A LOAD (ISL80031A) $f_{SW} = 2 \text{MHz}, V_{IN} = 5 \text{V}, \text{PFM}, T_{A} = +25 \,^{\circ}\text{C}$ FIGURE 21. SHUTDOWN AT 3A LOAD (ISL80031A) $f_{SW}=2\text{MHz},\,V_{IN}=5\text{V},\,\text{PFM},\,T_{A}=+25\,^{\circ}\text{C}$ FIGURE 22. START-UP $V_{IN}$ AT 3A LOAD (ISL80031A) $f_{SW} = 2MHz, V_{IN} = 5V, PFM, T_A = +25 ^{\circ}C$ FIGURE 23. START-UP $V_{IN}$ AT 3A LOAD (ISL80030A) $f_{SW} = 2MHz, V_{IN} = 5V, PWM, T_A = +25^{\circ}C$ FIGURE 24. SHUTDOWN $V_{IN}$ AT 3A LOAD (ISL80031A) $f_{SW} = 2MHz, \, V_{IN} = 5V, \, PFM, \, T_A = +25\,^{\circ}C$ FIGURE 25. SHUTDOWN V<sub>IN</sub> AT 3A LOAD (ISL80030A) ${\rm f_{SW}=2MHz,\,V_{IN}=5V,\,PWM,\,T_{A}=+25\,^{\circ}\rm C}$ FIGURE 26. START-UP $V_{IN}$ AT NO LOAD (ISL80031A) $f_{SW} = 2MHz, V_{IN} = 5V, PFM, T_A = +25 °C$ FIGURE 27. START-UP $V_{IN}$ AT NO LOAD (ISL80030A) $f_{SW} = 2MHz, \, V_{IN} = 5V, \, PWM, \, T_A = +25\,^{\circ}C$ FIGURE 28. SHUTDOWN $V_{IN}$ AT NO LOAD (ISL80031A) $f_{SW} = 2MHz, V_{IN} = 5V, PFM, T_A = +25 ^{\circ}C$ FIGURE 29. SHUTDOWN V<sub>IN</sub> AT NO LOAD (ISL80030A) $f_{SW} = 2 MHz, \, V_{IN} = 5 V, \, PWM, \, T_A = +25\,^{\circ}\,C$ FIGURE 30. JITTER AT NO LOAD (ISL80030A) $f_{SW} = 2 \text{MHz}, \, V_{IN} = 5 \text{V}, \, \text{PWM}, \, T_{A} = +25\,^{\circ}\text{C}$ FIGURE 31. JITTER AT FULL LOAD (ISL80030A) $f_{SW} = 2MHz, V_{IN} = 5V, PWM, T_A = +25 ^{\circ}C$ FIGURE 32. STEADY STATE AT NO LOAD (ISL80031A) $f_{SW} = 2 \text{MHz}, V_{IN} = 5 \text{V}, \text{ PFM}, T_A = +25 \,^{\circ}\text{C}$ FIGURE 33. STEADY STATE AT NO LOAD (ISL80030A) $f_{SW} = 2MHz, V_{IN} = 5V, PWM, T_A = +25 ^{\circ}C$ FIGURE 34. STEADY STATE AT 3A LOAD (ISL80031A) $f_{SW} = 2MHz, V_{IN} = 5V, PFM, T_A = +25 ^{\circ}C$ FIGURE 35. STEADY STATE AT 3A LOAD (ISL80030A) $f_{SW} = 2MHz, V_{IN} = 5V, PWM, T_A = +25 ^{\circ}C$ FIGURE 36. LOAD TRANSIENT (ISL80031A) $f_{SW} = 2 MHz, V_{IN} = 5 V, PFM, T_A = +25 \,^{\circ}\text{C}$ FIGURE 37. LOAD TRANSIENT (ISL80030A) $f_{SW} = 2MHz, \, V_{IN} = 5V, \, PWM, \, T_A = +25\,^{\circ}\, C$ FIGURE 38. OUTPUT SHORT-CIRCUIT (ISL80030A) $f_{SW} = 2MHz, V_{IN} = 5V, PWM, T_A = +25 ^{\circ}C$ FIGURE 39. OVERCURRENT PROTECTION (ISL80030A) $f_{SW} = 2 \text{MHz}, \, V_{IN} = 5 \text{V}, \, \text{PWM}, \, T_A = +25\,^{\circ}\text{C}$ ## **Typical Performance Curves** (Continued) FIGURE 40. OVERVOLTAGE PROTECTION (ISL80030A) $f_{SW} = 2MHz$ , $V_{IN} = 5V$ , PWM, $T_A = +25$ °C The device is a step-down switching regulator optimized for battery powered applications. It operates at a high switching frequency (1MHz or 2MHz), which enables the use of smaller inductors resulting in small form factor, while also providing excellent efficiency. The quiescent current is typically only 1.2µA when the regulator is shut down. #### **PWM Control Scheme** The ISL80030, ISL80030A employ the current-mode pulse-width modulation (PWM) control scheme for fast transient response and pulse-by-pulse current limiting. See <u>"Functional Block Diagram" on page 5</u>. The current loop consists of the oscillator, the PWM comparator, current sensing circuit and the slope compensation for the current loop stability. The slope compensation is 900mV/Ts, which changes with frequency. The gain for the current sensing circuit is typically 250mV/A. The control reference for the current loop comes from the error amplifier's (EAMP) output. The PWM operation is initialized by the clock from the oscillator. The P-channel MOSFET is turned on at the beginning of a PWM cycle and the current in the MOSFET starts to ramp-up. When the sum of the current amplifier CSA and the slope compensation reaches the control reference of the current loop, the PWM comparator COMP sends a signal to the PWM logic to turn off the P-FET and turn on the N-Channel MOSFET. The N-FET stays on until the end of the PWM cycle. Figure 42 shows the typical operating waveforms during the PWM operation. The dotted lines illustrate the sum of the slope compensation ramp and the current-sense amplifier's CSA output. FIGURE 41. OVER-TEMPERATURE PROTECTION $f_{SW} = 2MHz, V_{IN} = 5V, PWM, T_A = +150 °C$ FIGURE 42. PWM OPERATION WAVEFORMS The reference voltage is 0.6V, which is used by feedback to adjust the output of the error amplifier, $V_{EAMP}$ . The error amplifier is a transconductance amplifier that converts the voltage error signal to a current output. The voltage loop is internally compensated with the 27pF and 200k $\Omega$ RC network. The maximum EAMP voltage output is precisely clamped to 1.6V. ### PFM Operation The ISL80031, ISL80031A employs a pulse-skipping mode to minimize the switching loss at light load by reducing the switching frequency. Figure 43 on page 16 illustrates the skip-mode operation. A zero-cross sensing circuit shown in Figure 43 monitors the N-FET current for zero crossing. When 16 consecutive cycles of the inductor current crossing zero are detected, the regulator enters the skip mode. During the eight detecting cycles, the current in the inductor is allowed to become negative. The counter is reset to zero when the current in any cycle does not cross zero. FIGURE 43. PFM MODE OPERATION WAVEFORMS Once the skip mode is entered, the pulse modulation starts being controlled by the SKIP comparator as shown in the "Functional Block Diagram" on page 5. Each pulse cycle is still synchronized by the PWM clock. The P-FET is turned on at the clock's rising edge and turned off when the output is higher than 1.5% of the nominal regulation or when its current reaches the peak skip current limit value. Then the inductor current discharges to 0A and stays at zero. The internal clock is disabled. The output voltage reduces gradually due to the load current discharging the output capacitor. When the output voltage drops to the nominal voltage, the P-FET will be turned on again at the rising edge of the internal clock as it repeats the previous operations. #### **Overcurrent Protection** The overcurrent protection is realized by monitoring the CSA output with the OCP comparator, as shown in the <u>"Functional Block Diagram" on page 5</u>. The current sensing circuit has a gain of 300mV/A, from the P-FET current to the CSA output. When the CSA output reaches a threshold, the OCP comparator is tripped to turn off the P-FET immediately. The overcurrent function protects the switching converter from a shorted output by monitoring the current flowing through the upper MOSFET. Upon detection of overcurrent condition, the upper MOSFET will be immediately turned off and will not be turned on again until the next switching cycle. If the overcurrent condition goes away, the output will resume back into the regulation point. #### **Short-circuit Protection** The short-circuit protection (SCP) comparator monitors the VFB pin voltage for output short-circuit protection. When the VFB is lower than 0.3V, the SCP comparator forces the PWM oscillator frequency to drop to 1/3 of the normal operation value. This comparator is effective during start-up or an output short-circuit event. #### **Negative Current Protection** Similar to the overcurrent, the negative current protection is realized by monitoring the current across the low-side N-FET, as shown in the "Functional Block Diagram" on page 5. When the valley point of the inductor current reaches -2A for 2 consecutive cycles, both P-FET and N-FET shut off. The $100\Omega$ in parallel to the N-FET will activate discharging the output into regulation. The control will begin to switch when output is within regulation. The regulator will be in PFM for 20µs before switching to PWM if necessary. ### PG PG is an output of a window comparator that continuously monitors the buck regulator output voltage. PG is actively held low when EN is low and during the buck regulator soft-start period. After 1ms delay of the soft-start period, PG becomes high impedance as long as the output voltage is within nominal regulation voltage set by VFB. When VFB drops 15% below or raises 15% above the nominal regulation voltage, the device pulls PG low. Any fault condition forces PG low until the fault condition is cleared by attempts to soft-start. There is an internal $5 \text{M}\Omega$ pull-up resistor to fit most applications. An external resistor can be added from PG to VIN for more pull-up strength. #### **UVLO** When the input voltage is below the Undervoltage Lockout (UVLO) threshold, the regulator is disabled. ### **Enable, Disable and Soft-start Up** After the VIN pin exceeds its rising POR trip point (nominal 2.5V), the device begins operation. If the EN pin is held low externally, nothing happens until this pin is released. Once the EN is released and above the logic threshold, the internal default soft-start time is 1ms. ### **Discharge Mode (Soft-stop)** When a transition to shutdown mode occurs or the VIN UVLO is set, the outputs discharge to GND through an internal 100 $\Omega$ switch. ### **100% Duty Cycle** The device features 100% duty cycle operation to maximize the battery life. When the battery voltage drops to a level that the device can no longer maintain the regulation at the output, the regulator completely turns on the P-FET. The maximum dropout voltage under the 100% duty cycle operation is the product of the load current and the ON-resistance of the P-FET. Submit Document Feedback 16 intersil FN8766.0 #### **Thermal Shutdown** The device has built-in thermal protection. When the internal temperature reaches +150°C, the regulator is completely shut down. As the temperature drops to +125°C, the device resumes operation by stepping through the soft-start. ### **Power Derating Characteristics** To prevent the device from exceeding the maximum junction temperature, some thermal analysis is required. The temperature rise is given by <u>Equation 2</u>: $$T_{RISE} = (PD)(\theta_{JA})$$ (EQ. 2) Where PD is the power dissipated by the regulator and $\theta_{JA}$ is the thermal resistance from the junction of the die to the ambient temperature. The junction temperature, $T_J$ , is given by Equation 3: $$T_{i} = (T_{A} + T_{RISE})$$ (EQ. 3) Where $T_A$ is the ambient temperature. For the DFN package, the $\theta_{JA}$ is +70 $^{\circ}$ C/W. The actual junction temperature should not exceed the absolute maximum junction temperature of +125°C when considering the thermal design. The device delivers full current at ambient temperatures up to +85 °C; if the thermal impedance from the thermal pad maintains the junction temperature below the thermal shutdown level, depending on the input voltage/output voltage combination and the switching frequency. The device power dissipation must be reduced to maintain the junction temperature at or below the thermal shutdown level. Figure 44 illustrates the approximate output current derating versus ambient temperature for the ISL80030EVAL1Z board. ## **Applications Information** ### **Output Inductor and Capacitor Selection** To consider steady state and transient operations, the device typically requires a $1\mu H$ output inductor. Higher or lower inductor values can be used to optimize the total converter system performance. For example, for higher output voltage 3.3V application, in order to decrease the inductor ripple current and output voltage ripple, the output inductor value can be increased. It is recommended to set the inductor ripple current to be approximately 30% of the maximum output current for optimized performance. The inductor ripple current can be expressed as shown in Equation 4: $$\Delta I = \frac{V_O \cdot \left(1 - \frac{V_O}{V_{IN}}\right)}{L \cdot f_{SW}}$$ (EQ. 4) The inductor's saturation current rating needs to be at least larger than the peak current. The device uses an internal compensation network and the output capacitor value is dependent on the output voltage. The ceramic capacitor is recommended to be X5R or X7R. ### **Output Voltage Selection** The output voltage of the regulator can be programmed via an external resistor divider that is used to scale the output voltage relative to the internal reference voltage and feed it back to the inverting input of the error amplifier. The output voltage programming resistor, $R_1,$ will depend on the value chosen for the feedback resistor and the desired output voltage of the regulator. The value for the feedback resistor is typically between $10 k\Omega$ and $100 k\Omega,$ as shown in Equation 5. $$R_1 = R_2 \left( \frac{V_O}{VFB} - 1 \right)$$ (EQ. 5) If the output voltage desired is 0.6V, then $R_2$ is left unpopulated and $R_1$ is shorted. There is a leakage current from VIN to LX. It is recommended to preload the output with 10 $\mu$ A minimum. For better performance, add 22pF in parallel with $R_1$ . #### **Input Capacitor Selection** The main functions for the input capacitor are to provide decoupling of the parasitic inductance and to provide filtering function to prevent the switching current flowing back to the battery rail. At least two 22µF X5R or X7R ceramic capacitors are a good starting point for the input capacitor selection. #### **Output Capacitor Selection** An output capacitor is required to filter the inductor current. Output ripple voltage and transient response are two critical factors when considering output capacitance choice. The current mode control loop allows for the usage of low ESR ceramic capacitors and thus smaller board layout. Electrolytic and polymer capacitors may also be used. Additional consideration applies to ceramic capacitors. While they offer excellent overall performance and reliability, the actual in-circuit capacitance must be considered. Ceramic capacitors Submit Document Feedback 17 intersil FN8766.0 July 20, 2015 are rated using large peak-to-peak voltage swings and with no DC bias. In the DC/DC converter application, these conditions do not reflect reality. As a result, the actual capacitance may be considerably lower than the advertised value. Consult the manufacturers datasheet to determine the actual in-application capacitance. Most manufacturers publish capacitance vs DC bias so this effect can be easily accommodated. The effects of AC voltage are not frequently published, but an assumption of ~20% further reduction will generally suffice. The result of these considerations can easily result in an effective capacitance 50% lower than the rated value. Nonetheless, they are a very good choice in many applications due to their reliability and extremely low ESR. The following equations allow calculation of the required capacitance to meet a desired ripple voltage level. Additional capacitance may be used. For the ceramic capacitors (low ESR) = $$V_{OUTripple} = \frac{\Delta I}{8*f_{SW}*C_{OUT}}$$ (EQ. 6) Where $\Delta I$ is the inductor's peak-to-peak ripple current, $f_{SW}$ is the switching frequency and COUT is the output capacitor. If using electrolytic capacitors then: $$V_{OUTripple} = \Delta I^*ESR$$ (EQ. 7) Regarding transient response needs, a good starting point is to determine the allowable overshoot in $V_{\mbox{OUT}}$ if the load is suddenly removed. In this case, energy stored in the inductor will be transferred to COLIT causing its voltage to rise. After calculating capacitance required for both ripple and transient needs, choose the larger of the calculated values. The following equation determines the required output capacitor value in order to achieve a desired overshoot relative to the regulated voltage. $$C_{OUT} = \frac{I_{OUT}^{2} L}{V_{OUT}^{2} (V_{OUTMAX}/V_{OUT})^{2} - 1)}$$ (EQ. 8) Where $V_{OUTMAX}/V_{OUT}$ is the relative maximum overshoot allowed during the removal of the load. For an overshoot of 5%, Equation 9 becomes as follows: $$C_{OUT} = \frac{I_{OUT}^{2*L}}{V_{OUT}^{2*(1.05^{2}-1)}}$$ (EQ. 9) ### **Layout Considerations** The PCB layout is a very important converter design step to make sure the designed converter works well. The power loop is composed of the output inductor L's, the output capacitor Court, the PHASE's pins and the PGND pin. It is necessary to make the power loop as small as possible and the connecting traces among them should be direct, short and wide. The switching node of the converter, the PHASE pins and the traces connected to the node are very noisy, so keep the voltage feedback trace away from these noisy traces. The input capacitor should be placed as closely as possible to the VIN pin and the ground of the input and output capacitors should be connected as closely as possible. The heat of the IC is mainly dissipated through the thermal pad. Maximizing the copper area connected to the thermal pad is preferable. In addition, a solid ground plane is helpful for better EMI performance. It is recommended to add at least 4 vias ground connection within the pad for the best thermal relief. ## **Revision History** The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to web to make sure you have the latest revision. | DATE | REVISION | CHANGE | |---------------|----------|-----------------| | July 20, 2015 | FN8766.0 | Initial release | ### **About Intersil** Intersil Corporation is a leading provider of innovative power management and precision analog solutions. The company's products address some of the largest markets within the industrial and infrastructure, mobile computing and high-end consumer markets. For the most updated datasheet, application notes, related documentation and related parts, please see the respective product information page found at <a href="https://www.intersil.com">www.intersil.com</a>. You may report errors or suggestions for improving this datasheet by visiting www.intersil.com/ask. Reliability reports are also available from our website at www.intersil.com/support For additional products, see <a href="www.intersil.com/en/products.html">www.intersil.com/en/products.html</a> Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted in the quality certifications found at www.intersil.com/en/support/qualandreliability.html Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see www.intersil.com Submit Document Feedback 19 intersil\* FNS # **Package Outline Drawing** ### L8.2x2E 8 LEAD DUAL FLAT NO-LEAD PLASTIC PACKAGE (DFN) WITH E-PAD Rev $\mathbf{0}, \mathbf{5/15}$ TYPICAL RECOMMENDED LAND PATTERN **BOTTOM VIEW** DETAIL "X" ### NOTES: - Dimensions are in millimeters. Dimensions in ( ) for Reference Only. - 2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994. - 3. Unless otherwise specified, tolerance : Decimal $\pm 0.05$ - 4. Dimension b applies to the metallized terminal and is measured between 0.15mm and 0.30mm from the terminal tip. - 5. Tiebar shown (if present) is a non-functional feature. - The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 identifier may be either a mold or mark feature. Submit Document Feedback 20 Intersil FN8766.0 July 20, 2015