# 8-Bit Bus-Compatible Latches The MC14598B is an 8-bit latch addressed with an external binary address. The 8 latch-outputs are high drive, three-state and bus line compatible. The drive capability allows direct applications with MPU systems such as the Motorola 6800 family. The latches of the MC14598B are accessed via the Address pins, A0, A1, and A2. All 8 outputs from the latches are available in parallel when Enable is in the low state. Data is entered into a selected latch from the Data pin when the Strobe is high. Master reset is available on both parts. #### **Features** - Serial Data Input - Three-State Bus Compatible Parallel Outputs - Three–State Control Pin (Enable) TTL Compatible Input - Open Drain Full Flag (Multiple Latch Wire-O Ring) - Master Reset - Level Shifting Inputs on All Except Enable - Diode Protection All Inputs - Supply Voltage Range 3.0 Vdc to 18 Vdc - Capable of Driving TTL Over Rated Temperature Range With Fanout as Follows: 1 TTL Load 4 LSTTL Loads - Pb-Free Package is Available\* ## MAXIMUM RATINGS (Voltages Referenced to VSS) | Parameter | Symbol | Value | Unit | |---------------------------------------------------------|------------------------------------|---------------------------------|-------------| | DC Supply Voltage Range | $V_{DD}$ | -0.5 to +18.0 | V | | Input Voltage Range, enable (DC or Transient) | V <sub>in</sub> | -0.5 to V <sub>DD</sub><br>+0.5 | V | | Input Voltage Range, all Other Inputs (DC or Transient) | V <sub>in</sub> | -0.5 to V <sub>DD</sub><br>+12 | <b>&gt;</b> | | Output Voltage Range, (DC or Transient) | V <sub>out</sub> | -0.5 to V <sub>DD</sub><br>+0.5 | V | | Input or Output Current (DC or Transient) per Pin | I <sub>in</sub> , I <sub>out</sub> | ±10 | mA | | Power Dissipation per Package (Note 1) | P <sub>D</sub> | 500 | mW | | Ambient Temperature Range | T <sub>A</sub> | -55 to +125 | °C | | Storage Temperature Range | T <sub>stg</sub> | -65 to +150 | °C | | Lead Temperature (8–Second Soldering) | TL | 260 | °C | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. Temperature Derating: Plastic "P and D/DW" Packages: – 7.0 mW/°C From 65°C To 125°C. \*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ## ON Semiconductor® http://onsemi.com PDIP-18 P SUFFIX CASE 707 ### **MARKING DIAGRAM** A = Assembly Location WL = Wafer Lot YY = Year WW = Work Week G = Pb-Free Package ## **OUTPUT TRUTH TABLE** | Enable | Outputs | |--------|----------------| | 1 | High Impedance | | 0 | D <sub>n</sub> | D<sub>n</sub> = State of nth latch NC = NO CONNECTION #### **ORDERING INFORMATION** | Device | Package | Shipping | |-------------|----------------------|---------------| | MC14598BCP | PDIP-18 | 20 Units/Rail | | MC14598BCPG | PDIP-18<br>(Pb-Free) | 20 Units/Rail | This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation, $V_{in}$ and $V_{out}$ should be constrained to the range $V_{SS} \leq (V_{in} \ or \ V_{out}) \leq \ V_{DD}.$ Unused inputs must always be tied to an appropriate logic voltage level (e.g., either $V_{SS}$ or $V_{DD}$ ). Unused outputs must be left open. #### **PIN ASSIGNMENT** 18 V<sub>DD</sub> RESET [ 2 17 D1 DATA [ 3 16 D2 ENABLE [ 4 15 D3 NC 5 14 D4 STROBE [ 6 13 D5 A0 🛮 7 12 D6 A1 🛮 8 11 D7 10 A2 V<sub>SS</sub> [] 9 ## **BLOCK DIAGRAM** ## **ELECTRICAL CHARACTERISTICS** (Voltages Referenced to V<sub>SS</sub>) | | | | | - 5 | 5°C | 25°C | | 125°C | | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------------|------------------------|-----------------------|----------------------|-----------------------|-------------------------------------------------|----------------------|-----------------------|----------------------|------| | Characteristic | | Symbol | V <sub>DD</sub><br>Vdc | Min | Max | Min | Typ<br>(Note 2) | Max | Min | Max | Unit | | Output Voltage<br>V <sub>in</sub> = V <sub>DD</sub> or 0 | "0" Level | V <sub>OL</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 0.05<br>0.05<br>0.05 | -<br>-<br>- | 0<br>0<br>0 | 0.05<br>0.05<br>0.05 | -<br>-<br>- | 0.05<br>0.05<br>0.05 | Vdc | | $V_{in} = 0 \text{ or } V_{DD}$ | "1" Level | V <sub>OH</sub> | 5.0<br>10<br>15 | 4.95<br>9.95<br>14.95 | -<br>-<br>- | 4.95<br>9.95<br>14.95 | 5.0<br>10<br>15 | -<br>-<br>- | 4.95<br>9.95<br>14.95 | -<br>-<br>- | Vdc | | Input Voltage (Note 3), <u>Enable</u> (V <sub>O</sub> = 4.5 or 0.5 Vdc) (V <sub>O</sub> = 9.0 or 1.0 Vdc) (V <sub>O</sub> = 13.5 or 1.5 Vdc) | "0" Level | V <sub>IL</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 0.8<br>1.6<br>2.4 | _<br>_<br>_ | 1.1<br>2.2<br>3.4 | 0.8<br>1.6<br>2.4 | -<br>-<br>- | 0.8<br>1.6<br>2.4 | Vdc | | $(V_O = 0.5 \text{ or } 4.5 \text{ Vdc})$<br>$(V_O = 1.0 \text{ or } 9.0 \text{ Vdc})$<br>$(V_O = 1.5 \text{ or } 13.5 \text{ Vdc})$ | "1" Level | V <sub>IH</sub> | 5.0<br>10<br>15 | 2.0<br>6.0<br>10 | -<br>-<br>- | 2.0<br>6.0<br>10 | 1.9<br>3.1<br>4.3 | -<br>-<br>- | 2.0<br>6.0<br>10 | _<br>_<br>_ | Vdc | | Input Voltage<br>Other Inputs<br>$(V_O = 4.5 \text{ or } 0.5 \text{ Vdc})$<br>$(V_O = 9.0 \text{ or } 1.0 \text{ Vdc})$<br>$(V_O = 13.5 \text{ or } 1.5 \text{ Vdc})$ | "0" Level | V <sub>IL</sub> | 5.0<br>10<br>15 | | 1.5<br>3.0<br>4.0 | | 2.25<br>4.50<br>6.75 | 1.5<br>3.0<br>4.0 | -<br>-<br>- | 1.5<br>3.0<br>4.0 | Vdc | | $(V_O = 0.5 \text{ or } 4.5 \text{ Vdc})$<br>$(V_O = 1.0 \text{ or } 9.0 \text{ Vdc})$<br>$(V_O = 1.5 \text{ or } 13.5 \text{ Vdc})$ | "1" Level | V <sub>IH</sub> | 5.0<br>10<br>15 | 3.5<br>7.0<br>11 | -<br>-<br>- | 3.5<br>7.0<br>11 | 2.75<br>5.50<br>8.25 | -<br>-<br>- | 3.5<br>7.0<br>11 | -<br>-<br>- | Vdc | | Output Drive Current (Full — Sink Only) (V <sub>OH</sub> = 4.6 Vdc) (V <sub>OH</sub> = 9.5 Vdc) (V <sub>OH</sub> = 13.5 Vdc) | Source | I <sub>OH</sub> | 5.0<br>10<br>1 5 | -1.0<br>-<br>- | -<br>-<br>- | -1.0<br>-<br>- | -2.0<br>-6.0<br>-12 | -<br>-<br>- | -1.0<br>-<br>- | _<br>_<br>_ | mAdc | | $(V_{OL} = 0.4 \text{ Vdc})$<br>$(V_{OL} = 0.5 \text{ Vdc})$<br>$(V_{OL} = 1.5 \text{ Vdc})$ | Sink | I <sub>OL</sub> | 5.0<br>10<br>15 | 1.6<br>-<br>- | -<br>-<br>- | 1.6<br>-<br>- | 3.2<br>6.0<br>12 | -<br>-<br>- | 1.6<br>-<br>- | -<br>-<br>- | mAdc | | Input Current | | I <sub>in</sub> | 15 | _ | ±0.1 | _ | ±0.00001 | ±0.1 | _ | ±1.0 | μAdc | | 3-State Leakage Current | | I <sub>TL</sub> | 15 | _ | ±0.1 | - | ±0.00001 | ±0.1 | _ | ±3.0 | μAdc | | Input Capacitance (V <sub>in</sub> = 0) | | C <sub>in</sub> | _ | - | - | - | 5.0 | 7.5 | - | _ | pF | | Quiescent Current (Per Packa | ge) | I <sub>DD</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 5.0<br>10<br>20 | -<br>-<br>- | 0.005<br>0.010<br>0.015 | 5.0<br>10<br>20 | -<br>-<br>- | 150<br>300<br>600 | μAdc | | Total Supply Current at an External Capacitance of 130 pF (Note 3 | | I <sub>T</sub> | 5.0<br>10 | | | $I_T = (4$ | 2.0 μA/kHz) f<br>4.0 μA/kHz) f<br>6.0 μA/kHz) f | + I <sub>DD</sub> | | | μAdc | Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance. The formulas given are for the typical characteristics only at 25°C. # **SWITCHING CHARACTERISTICS** (Note 4) ( $T_A = 25^{\circ}C$ , $C_L = 130$ pF + 1 TTL Load) | | | | | All Types | | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|------------------------|-------------------|----------------------|-------------------|------| | Characteristic | Symbol | V <sub>DD</sub><br>Vdc | Min | Typ<br>(Note 5) | Max | Unit | | Output Rise and Fall Time $t_{TLH}$ , $t_{THL}$ = (0.5 ns/pF) $C_L$ + 35 ns $t_{TLH}$ , $t_{THL}$ = (0.2 ns/pF) $C_L$ + 25 ns $t_{TLH}$ , $t_{THL}$ = (0.16 ns/pF) $C_L$ + 20 ns | t <sub>TLH</sub> , t <sub>THL</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 100<br>50<br>40 | 200<br>100<br>80 | ns | | Propagation Delay Time<br>Enable to Output | t <sub>PLH</sub> , t <sub>PHL</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 160<br>125<br>100 | 320<br>250<br>200 | ns | | Strobe to Output | | 5.0<br>10<br>15 | -<br>-<br>- | 200<br>100<br>80 | 400<br>200<br>160 | | | Reset to Output | | 5.0<br>10<br>15 | -<br>-<br>- | 175<br>90<br>70 | 350<br>180<br>140 | | | Pulse Width<br>Enable | t <sub>WH</sub> , t <sub>WL</sub> | 5.0<br>10<br>15 | 320<br>240<br>160 | 160<br>120<br>80 | -<br>-<br>- | ns | | Strobe | | 5.0<br>10<br>15 | 200<br>100<br>80 | 100<br>50<br>40 | | | | Increment | | 5.0<br>10<br>15 | 200<br>100<br>80 | 100<br>50<br>40 | -<br>-<br>- | | | Reset | | 5.0<br>10<br>15 | 300<br>160<br>100 | 150<br>80<br>50 | -<br>-<br>- | | | Setup Time<br>Data | t <sub>su</sub> | 5.0<br>10<br>15 | 100<br>50<br>35 | 50<br>25<br>20 | -<br>-<br>- | ns | | Address | | 5.0<br>10<br>15 | 200<br>100<br>70 | 100<br>50<br>35 | -<br>-<br>- | | | Hold Time<br>Data | t <sub>h</sub> | 5.0<br>10<br>15 | 100<br>50<br>35 | 50<br>25<br>20 | -<br>-<br>- | ns | | Address | | 5.0<br>10<br>15 | 100<br>50<br>35 | 50<br>25<br>20 | | | | Reset Removal Time | t <sub>rem</sub> | 5.0<br>10<br>15 | 20<br>20<br>20 | - 25<br>- 15<br>- 10 | -<br>-<br>- | ns | <sup>4.</sup> The formulas given are for the typical characteristics only at 25°C. 5. Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance. ## MC14598B FUNCTION DIAGRAM ## **MC14598B TIMING DIAGRAM** \*1.4 V with $V_{DD} = 5.0 \text{ V}$ ## NOTES: - 1. High-impedance output state (another device controls bus). - 2. Output Load as for MC14597B. ## **LATCH TRUTH TABLE** | Strobe | Reset | Address<br>Latch | Other<br>Latches | |--------|-------|------------------|------------------| | 0 | 1 | * | * | | 1 | 1 | Data | * | | Х | 0 | 0 | 0 | <sup>\*=</sup> No change in state of latch #### **TRUTH TABLE FOR MC14597B** | Increment | Enable | Reset | Address<br>Counter | Full | |-----------|--------|-------|--------------------|-----------------------------------------| | ~ | Х | 1 | Count Up | _ | | | Х | 1 | No Change | _ | | X | 1 | 0 | Reset to Zero | Set to One | | Х | 0 | 1 | No Change | Set to One | | Х | 1 | 1 | If at<br>ADDRESS 7 | To Zero on<br>Falling Edge<br>of STROBE | X = Don't care ## **TEST LOAD, ALL OUTPUTS** Circuit diagrams external to or containing Motorola products are included as a means of illustration only. Complete information sufficient for construction purposes may not be fully illustrated. Although the information herein has been carefully checked and is believed to be reliable. Motorola assumes no responsibility for inaccuracies. Information herein does not convey to the purchaser any license under the patent rights of Motorola or others. The information contained herein is for guidance only, with no warranty of any type, expressed or implied. Motorola reserves the right to make any changes to the information and the product(s) to which the information applies and to discontinue manufacture of the product(s) at any time. X = Don't care ## PACKAGE DIMENSIONS PDIP-18 CASE 707-02 ISSUE D #### NOTES: - 1. POSITIONAL TOLERANCE OF LEADS (D), SHALL BE WITHIN 0.25 mm (0.010) AT MAXIMUM MATERIAL CONDITION, IN RELATION TO SEATING PLANE AND EACH OTHER - 2. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL. - 3. DIMENSION B DOES NOT INCLUDE MOLD FLASH. - 4. CONTROLLING DIMENSION: INCH. | | INC | HES | MILLIN | IETERS | | |-----|-----------|-------|----------|--------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 0.875 | 0.915 | 22.22 | 23.24 | | | В | 0.240 | 0.260 | 6.10 | 6.60 | | | С | 0.140 | 0.180 | 3.56 | 4.57 | | | D | 0.014 | 0.022 | 0.36 | 0.56 | | | F | 0.050 | 0.070 | 1.27 | 1.78 | | | G | 0.100 | BSC | 2.54 BSC | | | | Н | 0.040 | 0.060 | 1.02 | 1.52 | | | ſ | 0.008 | 0.012 | 0.20 | 0.30 | | | K | 0.115 | 0.135 | 2.92 | 3.43 | | | ٦ | 0.300 BSC | | 7.62 | BSC | | | M | 0° | 15° | 0 ° | 15° | | | N | 0.020 | 0.040 | 0.51 | 1.02 | | ON Semiconductor and una are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. ## **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5773-3850 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative