Data Sheet December 8, 2015 FN6294.4 ### 100V, 2A Peak, High Frequency Half-Bridge Drivers The ISL2100A, ISL2101A are 100V, high frequency, half-bridge N-channel power MOSFET driver ICs. They are based on the popular HIP2100, HIP2101 half-bridge drivers, but offer several performance improvements. The ISL2100A has additional input hysteresis for superior operation in noisy environments and the inputs of the ISL2101A, like those of the ISL2100A, can now safely swing to the V<sub>DD</sub> supply rail. Finally, both parts are available in a very compact 9 Ld DFN package to minimize the required PCB footprint ### Ordering Information | PART NUMBER<br>(Note) | PART<br>MARKING | TEMP.<br>RANGE (°C) | PACKAGE<br>(Pb-Free) | PKG.<br>DWG. # | |----------------------------------------------------------------------------------------|-----------------|---------------------|----------------------|----------------| | ISL2100AAR3Z* | 00AZ | -40 to +125 | 9 Ld 3x3 DFN | L9.3x3 | | ISL2101AAR3Z* | 01AZ | -40 to +125 | 9 Ld 3x3 DFN | L9.3x3 | | ISL2100AABZ<br>(No longer<br>available,<br>recommended<br>replacement:<br>HIP2100IBZ)* | 001ABZ | -40 to +125 | 8 Ld SOIC | M18.15 | | ISL2101AABZ* | 01ABZ | -40 to +125 | 8 Ld SOIC | M18.15 | <sup>\*</sup>Add "-T" suffix for tape and reel. Please refer to TB347 for details on reel specifications. NOTE: These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020. #### **Pinouts** #### **Features** - Drives N-Channel MOSFET Half-Bridge - · Space-Saving DFN Package - DFN Package Compliant with 100V Conductor Spacing Guidelines per IPC-2221 - · Pb-Free (RoHS compliant) - Bootstrap Supply Max Voltage to 114VDC - On-Chip 1Ω Bootstrap Diode - · Fast Propagation Times for Multi-MHz Circuits - Drives 1nF Load with Typical Rise/Fall Times of 10ns - CMOS Compatible Input Thresholds (ISL2100A) - 3.3V/TTL Compatible Input Thresholds (ISL2101A) - · Independent Inputs Provide Flexibility - · No Start-Up Problems - · Outputs Unaffected by Supply Glitches, HS Ringing Below Ground or HS Slewing at High dv/dt - · Low Power Consumption - Wide Supply Voltage Range (9V to 14V) - · Supply Undervoltage Protection - 2.5Ω Typical Output Pull-Up/Pull-Down Resistance ## **Applications** - · Telecom Half-Bridge Converters - Telecom Full-Bridge Converters - Two-Switch Forward Converters - · Active-Clamp Forward Converters - · Class-D Audio Amplifiers # Application Block Diagram # Functional Block Diagram \*EPAD = EXPOSED PAD. THE EPAD IS ELECTRICALLY ISOLATED FROM ALL OTHER PINS. FOR BEST THERMAL PERFORMANCE CONNECT THE EPAD TO THE PCB POWER GROUND PLANE. FIGURE 1. TWO-SWITCH FORWARD CONVERTER FIGURE 2. FORWARD CONVERTER WITH AN ACTIVE-CLAMP #### **Absolute Maximum Ratings** | Supply Voltage, V <sub>DD</sub> , V <sub>HB</sub> - V <sub>HS</sub> (Notes 1, 2) | 0.3V to 18V | |----------------------------------------------------------------------------------|--------------------------------| | LI and HI Voltages (Note 2)0.3 | $8V \text{ to } V_{DD} + 0.3V$ | | Voltage on LO (Note 2)0.3 | $3V \text{ to } V_{DD} + 0.3V$ | | Voltage on HO (Note 2) V <sub>HS</sub> - 0.3 | 3V to V <sub>HB</sub> + 0.3V | | Voltage on HS (Continuous) (Note 2) | 1V to 110V | | Voltage on HB (Note 2) | 118V | | Average Current in V <sub>DD</sub> to HB Diode | 100mA | ### **Maximum Recommended Operating Conditions** | Supply Voltage, V <sub>DD</sub> | 9V to 14V | |-----------------------------------------|-----------------------------------------------------------------| | Voltage on HS | 1V to 100V | | Voltage on HS | (Repetitive Transient) -5V to 105V | | Voltage on HB V <sub>HS</sub> + 8V to V | $V_{\rm HS}$ + 14V and $V_{\rm DD}$ - 1V to $V_{\rm DD}$ + 100V | | HS Slew Rate | <50V/ns | #### **Thermal Information** | Thermal Resistance (Typical) | θ <sub>JA</sub> (°C/W) | θ <sub>JC</sub> (°C/W) | |-------------------------------------------|------------------------|------------------------| | DFN (Notes 3, 4) | 47 | 3.5 | | SOIC (Note 3) | 120 | N/A | | Max Power Dissipation at +25°C in Free Ai | r (DFN, Note | 3) 2.27W | | Storage Temperature Range | 65° | °C to +150°C | | For Recommended soldering conditions s | ee Tech Brief | TB389. | | Pb-Free Reflow Profile | | ee link below | | | | | CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty. #### NOTES: - 1. The ISL2100A-ISL2101A are capable of derated operation at supply voltages exceeding 14V. Figure 22 shows the high-side voltage derating curve for this mode of operation. - 2. All voltages referenced to $V_{\mbox{\footnotesize SS}}$ unless otherwise specified. - 3. θ<sub>JA</sub> is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. - 4. For $\theta_{JC}$ , the "case temp" is measured at the center of the exposed metal pad on the package underside. See Tech Brief TB379 for details. ### **Electrical Specifications** $V_{DD} = V_{HB} = 12V$ , $V_{SS} = V_{HS} = 0V$ , No Load on LO or HO, Unless Otherwise Specified. Parameters with MIN and/or MAX limits are 100% tested at +25°C, unless otherwise specified. Temperature limits established by characterization and are not production tested. | | | | T <sub>J</sub> = +25°C | | T <sub>J</sub> = -40°C to<br>+125°C | | | | |------------------------------------------|-------------------|--------------------------------------------------------|------------------------|------|-------------------------------------|-----|------|-------| | PARAMETERS | SYMBOL | TEST CONDITIONS | MIN | TYP | MAX | MIN | MAX | UNITS | | SUPPLY CURRENTS | | | | | | | | | | V <sub>DD</sub> Quiescent Current | I <sub>DD</sub> | ISL2100A; LI = HI = 0V | - | 0.1 | 0.25 | - | 0.3 | mA | | V <sub>DD</sub> Quiescent Current | I <sub>DD</sub> | ISL2101A; LI = HI = 0V | - | 0.3 | 0.45 | - | 0.55 | mA | | V <sub>DD</sub> Operating Current | I <sub>DDO</sub> | ISL2100A; f = 500kHz | - | 1.6 | 2.2 | - | 2.7 | mA | | V <sub>DD</sub> Operating Current | I <sub>DDO</sub> | ISL2101A; f = 500kHz | - | 1.9 | 2.5 | - | 3 | mA | | Total HB Quiescent Current | I <sub>HB</sub> | LI = HI = 0V | - | 0.1 | 0.15 | - | 0.2 | mA | | Total HB Operating Current | I <sub>HBO</sub> | f = 500kHz | - | 2.0 | 2.5 | - | 3 | mA | | HB to V <sub>SS</sub> Current, Quiescent | I <sub>HBS</sub> | LI = HI = 0V; V <sub>HB</sub> = V <sub>HS</sub> = 114V | - | 0.05 | 1 | - | 10 | μA | | HB to V <sub>SS</sub> Current, Operating | I <sub>HBSO</sub> | f = 500kHz; V <sub>HB</sub> = V <sub>HS</sub> = 114V | - | 0.9 | - | - | - | mA | | INPUT PINS | <u>'</u> | | | | • | | | | | Low Level Input Voltage Threshold | V <sub>IL</sub> | ISL2100A | 3.7 | 4.4 | - | 2.7 | - | V | | Low Level Input Voltage Threshold | V <sub>IL</sub> | ISL2101A | 1.4 | 1.8 | - | 1.2 | - | V | | High Level Input Voltage Threshold | V <sub>IH</sub> | ISL2100A | - | 6.6 | 7.4 | - | 8.4 | V | | High Level Input Voltage Threshold | V <sub>IH</sub> | ISL2101A | - | 1.8 | 2.2 | - | 2.4 | V | | Input Voltage Hysteresis | V <sub>IHYS</sub> | ISL2100A | - | 2.2 | - | - | - | V | | Input Pull-down Resistance | R <sub>I</sub> | | - | 210 | - | 100 | 500 | kΩ | | UNDERVOLTAGE PROTECTION | | | | | | | | | | V <sub>DD</sub> Rising Threshold | V <sub>DDR</sub> | | 6.8 | 7.3 | 7.8 | 6.5 | 8.1 | V | | V <sub>DD</sub> Threshold Hysteresis | V <sub>DDH</sub> | | - | 0.6 | - | - | - | V | | HB Rising Threshold | V <sub>HBR</sub> | | 6.2 | 6.9 | 7.5 | 5.9 | 7.8 | V | intersil FN6294.4 December 8, 2015 ### ISL2100A, ISL2101A ### **Electrical Specifications** $V_{DD}$ = $V_{HB}$ = 12V, $V_{SS}$ = $V_{HS}$ = 0V, No Load on LO or HO, Unless Otherwise Specified. Parameters with MIN and/or MAX limits are 100% tested at +25°C, unless otherwise specified. Temperature limits established by characterization and are not production tested. (Continued) | | | | 7 | T <sub>J</sub> = +25°C MIN TYP MAX | | T <sub>J</sub> = -40°C to<br>+125°C | | | |------------------------------|------------------|-----------------------------------------------------------------------------------|-----|-------------------------------------|-----|-------------------------------------|-----|----------| | PARAMETERS | SYMBOL | TEST CONDITIONS | MIN | | | MIN | MAX | AX UNITS | | HB Threshold Hysteresis | V <sub>HBH</sub> | | - | 0.6 | - | - | - | V | | BOOTSTRAP DIODE | | | · | | | | • | | | Low Current Forward Voltage | V <sub>DL</sub> | I <sub>VDD-HB</sub> = 100μA | - | 0.5 | 0.6 | - | 0.7 | V | | High Current Forward Voltage | V <sub>DH</sub> | I <sub>VDD-HB</sub> = 100mA | - | 0.7 | 0.9 | - | 1 | V | | Dynamic Resistance | R <sub>D</sub> | I <sub>VDD-HB</sub> = 100mA | - | 8.0 | 1 | - | 1.5 | Ω | | LO GATE DRIVER | | | · | | | | • | | | Low Level Output Voltage | V <sub>OLL</sub> | I <sub>LO</sub> = 100mA | - | 0.25 | 0.3 | - | 0.4 | V | | High Level Output Voltage | V <sub>OHL</sub> | I <sub>LO</sub> = -100mA,<br>V <sub>OHL</sub> = V <sub>DD</sub> - V <sub>LO</sub> | - | 0.25 | 0.3 | - | 0.4 | V | | Peak Pull-Up Current | l <sub>OHL</sub> | V <sub>LO</sub> = 0V | - | 2 | - | - | - | Α | | Peak Pull-Down Current | l <sub>OLL</sub> | V <sub>LO</sub> = 12V | - | 2 | - | - | - | Α | | HO GATE DRIVER | | | · | | | | • | | | Low Level Output Voltage | V <sub>OLH</sub> | I <sub>HO</sub> = 100mA | - | 0.25 | 0.3 | - | 0.4 | V | | High Level Output Voltage | V <sub>OHH</sub> | I <sub>HO</sub> = -100mA,<br>V <sub>OHH</sub> = V <sub>HB</sub> - V <sub>HO</sub> | - | 0.25 | 0.3 | - | 0.4 | V | | Peak Pull-Up Current | ГОНН | V <sub>HO</sub> = 0V | - | 2 | - | - | - | Α | | Peak Pull-Down Current | lolh | V <sub>HO</sub> = 12V | - | 2 | - | - | - | Α | ## **Electrical Specifications** Switching Specifications $V_{DD} = V_{HB} = 12V$ , $V_{SS} = V_{HS} = 0V$ , No Load on LO or HO, Unless Otherwise Specified. Parameters with MIN and/or MAX limits are 100% tested at +25°C, unless otherwise specified. Temperature limits established by characterization and are not production tested. | | | TEST | T, | <sub>J</sub> = +25 | °C | • | -40°C<br> 25°C | | |-------------------------------------------------------------|----------------------------------|------------------------|-----|--------------------|-----|-----|----------------|-------| | PARAMETERS | SYMBOL | CONDITIONS | MIN | TYP | MAX | MIN | MAX | UNITS | | Lower Turn-Off Propagation Delay (LI Falling to LO Falling) | t <sub>LPHL</sub> | | - | 34 | 50 | - | 60 | ns | | Upper Turn-Off Propagation Delay (HI Falling to HO Falling) | tHPHL | | - | 31 | 50 | - | 60 | ns | | Lower Turn-On Propagation Delay (LI Rising to LO Rising) | t <sub>LPLH</sub> | | - | 39 | 50 | - | 60 | ns | | Upper Turn-On Propagation Delay (HI Rising to HO Rising) | t <sub>HPLH</sub> | | - | 39 | 50 | - | 60 | ns | | Delay Matching: Upper Turn-Off to Lower Turn-On | t <sub>MON</sub> | | 1 | 8 | - | - | 16 | ns | | Delay Matching: Lower Turn-Off to Upper Turn-On | t <sub>MOFF</sub> | | 1 | 6 | - | - | 16 | ns | | Either Output Rise/Fall Time (10% to 90%/90% to 10%) | t <sub>RC</sub> ,t <sub>FC</sub> | C <sub>L</sub> = 1nF | - | 10 | - | - | - | ns | | Either Output Rise/Fall Time (3V to 9V/9V to 3V) | $t_{R,t_F}$ | C <sub>L</sub> = 0.1µF | - | 0.5 | 0.6 | - | 0.8 | us | | Minimum Input Pulse Width that Changes the Output | t <sub>PW</sub> | | - | - | - | - | 50 | ns | | Bootstrap Diode Turn-On or Turn-Off Time | t <sub>BS</sub> | | - | 10 | - | - | - | ns | # Pin Descriptions | SYMBOL | DESCRIPTION | |-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>DD</sub> | Positive supply to lower gate driver. Bypass this pin to V <sub>SS</sub> . | | НВ | High-side bootstrap supply. External bootstrap capacitor is required. Connect positive side of bootstrap capacitor to this pin. Bootstrap diode is on-chip. | | НО | High-side output. Connect to gate of high-side power MOSFET. | | HS | High-side source connection. Connect to source of high-side power MOSFET. Connect negative side of bootstrap capacitor to this pin. | | HI | High-side input. | | LI | Low-side input. | | V <sub>SS</sub> | Chip negative supply, which will generally be ground. | | LO | Low-side output. Connect to gate of low-side power MOSFET. | | EPAD | Exposed pad. Connect to ground or float. The EPAD is electrically isolated from all other pins. | # **Timing Diagrams** FIGURE 3. PROPAGATION DELAYS FIGURE 4. DELAY MATCHING # **Typical Performance Curves** FIGURE 5. ISL2100A IDD OPERATING CURRENT vs FREQUENCY FIGURE 6. ISL2101A IDD OPERATING CURRENT vs FREQUENCY # Typical Performance Curves (Continued) FIGURE 7. IHB OPERATING CURRENT vs FREQUENCY FIGURE 8. IHBS OPERATING CURRENT vs FREQUENCY FIGURE 9. HIGH LEVEL OUTPUT VOLTAGE vs TEMPERATURE FIGURE 10. LOW LEVEL OUTPUT VOLTAGE vs TEMPERATURE FIGURE 11. UNDERVOLTAGE LOCKOUT THRESHOLD vs TEMPERATURE FIGURE 12. UNDERVOLTAGE LOCKOUT HYSTERESIS vs TEMPERATURE # Typical Performance Curves (Continued) FIGURE 13. ISL2100A PROPAGATION DELAYS vs TEMPERATURE FIGURE 14. ISL2101A PROPAGATION DELAYS vs TEMPERATURE FIGURE 15. ISL2100A DELAY MATCHING vs TEMPERATURE FIGURE 16. ISL2101A DELAY MATCHING vs TEMPERATURE FIGURE 17. PEAK PULL-UP CURRENT vs OUTPUT VOLTAGE FIGURE 18. PEAK PULL-DOWN CURRENT vs OUTPUT VOLTAGE # Typical Performance Curves (Continued) FIGURE 19. ISL2100A QUIESCENT CURRENT vs VOLTAGE FIGURE 20. ISL2101A QUIESCENT CURRENT vs VOLTAGE FIGURE 21. BOOTSTRAP DIODE I-V CHARACTERISTICS FIGURE 22. VHS VOLTAGE vs $V_{\mbox{\scriptsize DD}}$ VOLTAGE ### **Revision History** The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to the web to make sure that you have the latest revision. | DATE | REVISION | CHANGE | |------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | December 8, 2015 | FN6294.4 | - Updated Ordering Information Table on page 1. - Added Revision History. - Added About Intersil Verbiage. - Updated POD L9.3X3 to latest revision changes are as follow: Tiebar shown (if present) is a non-functional feature and may be located on any of the 4 sides (or ends) - Updated POD M8.15 to latest revision changes are as follow: Changed Note 1 "1982" to "1994" Changed in Typical Recommended Land Pattern the following: 2.41(0.095) to 2.20(0.087) 0.76 (0.030) to 0.60(0.023) 0.200 to 5.20(0.205) Updated to new POD format by removing table and moving dimensions onto drawing and adding land pattern. | #### About Intersil Intersil Corporation is a leading provider of innovative power management and precision analog solutions. The company's products address some of the largest markets within the industrial and infrastructure, mobile computing and high-end consumer markets. For the most updated datasheet, application notes, related documentation and related parts, please see the respective product information page found at <a href="https://www.intersil.com">www.intersil.com</a>. You may report errors or suggestions for improving this datasheet by visiting www.intersil.com/ask. Reliability reports are also available from our website at www.intersil.com/support. All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9001 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see www.intersil.com intersil # Dual Flat No-Lead Plastic Package (DFN) L9.3x3 9 LEAD DUAL FLAT NO-LEAD PLASTIC PACKAGE | | ı | | | | |--------|------|----------------|------|------| | SYMBOL | MIN | NOTES | | | | Α | 0.80 | 0.90 | 1.00 | - | | A1 | - | 0.05 | | - | | A3 | | - | | | | b | 0.20 | 0.25 0.30 | | 4, 7 | | D | | - | | | | D2 | 1.85 | 1.85 2.00 2.10 | | 6, 7 | | E | | 3.00 BSC | | - | | E2 | 0.80 | 0.95 | 1.05 | 6, 7 | | е | | - | | | | k | 0.60 | - | - | - | | L | 0.25 | 0.25 0.35 0 | | 7 | | N | | 2 | | | Rev. 1 3/15 #### NOTES: - 1. Dimensioning and tolerancing conform to ASME Y14.5-1994. - 2. N is the number of terminals. - 3. All dimensions are in millimeters. Angles are in degrees. - 4. Dimension b applies to the metallized terminal and is measured between 0.15mm and 0.30mm from the terminal tip. - The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 identifier may be either a mold or mark feature. - 6. Dimensions D2 and E2 are for the exposed pads which provide improved electrical and thermal performance. - Nominal dimensions are provided to assist with PCB Land Pattern Design efforts, see Intersil Technical Brief TB389. - 8. Compliant to JEDEC MO-229-WEED-3 except for dimensions E2 & D2. - 9. Tiebar shown (if present) is a non-functional feature and may be located on any of the 4 sides (or ends).