FN7317.2 FOR A POSSIBLE SUBSTITUTE PRODUCT contact our Technical Support Center at J-888-INTERSIL of WWW.intersil.com/tsc interdil EL7584 is a 4-channel DC/DC converter IC which is designed primarily for use in TFT-LCD applications. The boost converter has 2V to 14V input capability and provides 5V to 17V output, which powers the column drivers and provides up to 370mA @ 15V. A pair of charge pump control circuits provide outputs to allow the external generation of VON and VOFF supplies at 5V to 40V and 0V to -40V, respectively, each at up to 60mA for V<sub>BOOST</sub> = 15V. The V<sub>COM</sub> buffer provides up to 50mA continuous output current from 2V to 13V. The EL7584 features adjustable switching frequency and onchip power sequence to simplify start-up operation. A separate input is available to externally increase the default delay of the positive charge pump. An over-temperature feature is provided to allow the IC to be automatically protected from excessive power dissipation. The EL7584 is available in a 24-pin TSSOP package and is specified for operation over the full -40°C to +85°C temperature range. #### **Pinout** #### EL7584 (24-PIN TSSOP) TOP VIEW #### **Features** - · TFT-LCD display supply - Boost regulator - V<sub>COM</sub> buffer - V<sub>ON</sub> charge pump - VOFF charge pump - 2V to 14V V<sub>IN</sub> supply - 5V < V<sub>BOOST</sub> < 17V</li> - 2V < V<sub>COM</sub> < 13V</li> - 5V < V<sub>ON</sub> < 40V</li> - -40V < V<sub>OFF</sub> < 0V - V<sub>BOOST</sub> = 15V @ 370mA - · High frequency, small inductor DC/DC boost circuit - · Over 90% efficient DC/DC boost converter capability - Built-in power-up sequence with adjustable V<sub>ON</sub> delay - Adjustable frequency - · Adjustable soft-start - Adjustable outputs - · Over-temperature protection - · Small parts count - Pb-free available (RoHS compliant) # **Applications** - TFT-LCD panels - PDAs # Ordering Information | PART | | | | |------------------------------|---------------------------|-------------|-------------| | NUMBER | PACKAGE | TAPE & REEL | PKG. DWG. # | | EL7584IR | 24-Pin TSSOP | - | MDP0044 | | EL7584IR-T7 | 24-Pin TSSOP | 7" | MDP0044 | | EL7584IR-T13 | 24-Pin TSSOP | 13" | MDP0044 | | EL7584IRZ<br>(See Note) | 24-Pin TSSOP<br>(Pb-free) | - | MDP0044 | | EL7584IRZ-T7<br>(See Note) | 24-Pin TSSOP<br>(Pb-free) | 7" | MDP0044 | | EL7584IRZ-<br>T13 (See Note) | 24-Pin TSSOP<br>(Pb-free) | 13" | MDP0044 | NOTE: Intersil Pb-free products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020. ## **Absolute Maximum Ratings** (T<sub>A</sub> = 25°C) | LX Pin Voltage | Storage Temperature65°C to +150°C | |------------------------------------------------------------|--------------------------------------------| | V <sub>DDB</sub> , V <sub>DDP</sub> , V <sub>DDN</sub> 18V | Ambient Operating Temperature40°C to +85°C | | V <sub>DDC</sub> | Power Dissipation See Curves | | Maximum Continuous V <sub>BOOST</sub> Output Current 800mA | | CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. IMPORTANT NOTE: All parameters having Min/Max specifications are guaranteed. Typ values are for information purposes only. Unless otherwise noted, all tests are at the specified temperature and are pulsed tests, therefore: $T_J = T_C = T_A$ ## $\textbf{Electrical Specifications} \qquad \text{$V_{IN}$ = 3.3V, $V_{BOOST}$ = 12V, $R_{OSC}$ = 62k$\Omega$, $T_{A}$ = 25°C, Unless Otherwise Specified. }$ | PARAMETER | DESCRIPTION | CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------------------|---------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-------|-------|------| | DC/DC BOOST | CONVERTER | | <del>-</del> ! | ! | | | | IQ1_B | Quiescent Current - Shut-down | EN = 0V | | 0.8 | 10 | μΑ | | IQ2_B | Quiescent Current - Switching | $EN = V_{DDB}$ | | 4.8 | 8 | mA | | V(FBB) | Feedback Voltage | | 1.275 | 1.300 | 1.325 | V | | V <sub>REF</sub> | Reference Voltage | | 1.260 | 1.310 | 1.360 | V | | V <sub>ROSC</sub> | Oscillator Set Voltage | | 1.260 | 1.325 | 1.390 | V | | I(FBB) | Feedback Input Bias Current | | | 0.1 | | μA | | $V_{\text{DDB}}$ | Boost Converter Supply Range | | 2 | | 17 | V | | D <sub>MAX</sub> | Maximum Duty Cycle | | 85 | 92 | | % | | I(LX) <sub>MAX</sub> | Peak Internal FET Current | | | 1.75 | | Α | | R <sub>DS-ON</sub> | Switch On Resistance | at V <sub>BOOST</sub> = 10V, I(LX) total = 350mA | | 0.22 | | Ω | | I <sub>LEAK-SWITCH</sub> | Switch Leakage Current | I(LX) total | | | 1 | μA | | V <sub>BOOST</sub> | Output Range | V <sub>BOOST</sub> > V <sub>IN</sub> + V <sub>DIODE</sub> | 5 | | 17 | V | | $\Delta V_{BOOST}/\Delta V_{IN}$ | Line Regulation | 2.7V < V <sub>IN</sub> < 13.2V, V <sub>BOOST</sub> = 15V | | 0.1 | | % | | ΔV <sub>BOOST</sub> /ΔI <sub>O1</sub> | Load Regulation | 50mA < I <sub>O1</sub> < 250mA | | 0.5 | | % | | F <sub>OSC-RANGE</sub> | Frequency Range | $R_{OSC}$ range = 240k $\Omega$ to 60k $\Omega$ | 200 | | 1200 | kHz | | F <sub>OSC1</sub> | Switching Frequency | $R_{OSC} = 62k\Omega$ | 900 | 1000 | 1100 | kHz | | V <sub>COM</sub> BUFFER | | | | | | 1 | | V <sub>DDC</sub> | Supply Voltage Range | | 6 | | 15 | V | | IQ1, V <sub>DDC</sub> | V <sub>DDC</sub> Disable Current | V <sub>DDC</sub> = 12V, EN = 0V | | 5.5 | 20 | μA | | IQ2, V <sub>DDC</sub> | V <sub>DDC</sub> Enable Current | V <sub>DDC</sub> = 12V, V <sub>EN</sub> = V <sub>DDB</sub> , no load | | 1.7 | 5 | mA | | V <sub>COM</sub> -offset | Accuracy of V <sub>COM</sub> Output Voltage | 2V < V <sub>COM</sub> < (V <sub>DDC</sub> - 2V) | -10 | | +10 | mV | | I(INC) | V <sub>COM</sub> Input Bias Currents | Current magnitude | -0.1 | 0.01 | 0.1 | μA | | R <sub>O</sub> (V <sub>COM</sub> ) | V <sub>COM</sub> Output Impedance | $\begin{split} &V_{DDC} = V_{BOOST} = 12 \text{V, } V_{COM} = 6 \text{V with} \\ -100 \text{mA} < I_{LOAD} < 100 \text{mA} \\ &C_{LOAD} \text{ for } V_{COM} > 0.47 \mu\text{F, MLCC} \end{split}$ | | 0.25 | | Ω | | I <sub>COM</sub> (max) | Output Current Limit | | | 150 | | mA | | PSRR | Supply Voltage Rejection | V <sub>INC</sub> = V <sub>DDC/2</sub> , 9V < V <sub>DDC</sub> < 15V | 60 | 102 | | dB | | CMRR | Common Mode Voltage Rejection | V <sub>DDC</sub> = 12V, 2V < V <sub>INC</sub> < 10V | 60 | 93 | | dB | FN7317.2 February 4, 2005 $\textbf{Electrical Specifications} \qquad \text{$V_{IN}=3.3$V, $V_{BOOST}=12$V, $R_{OSC}=62$k$\Omega$, $T_{A}=25^{\circ}$C, Unless Otherwise Specified. (\textbf{Continued})$}$ | | DESCRIPTION | CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-------------------------------------------------------|-----------------------|------------------------------------------| | | | V <sub>DDP</sub> input voltage (normally connected to V <sub>B</sub> | OOST) and | d the exte | rnal comp | onent | | V <sub>DDP</sub> | Supply Input for Positive Charge Pump | Usually connected to V <sub>BOOST</sub> output | 5 | | 17 | V | | IQ1(V <sub>DDP</sub> ) | Quiescent Current - Shut-down | EN = 0V | | 11.5 | 20 | μΑ | | IQ2(V <sub>DDP</sub> ) | Quiescent Current - Switching | EN = V <sub>DDB</sub> | | 2.3 | 5 | mA | | I <sub>DP1</sub> | Disable Charge Current | EN = 0V, DP = 0V | 1.5 | 1.9 | 2.5 | mA | | I <sub>DP2</sub> | Enable Discharge Current | EN = V <sub>DDB</sub> , DP = 5V | 100 | 200 | 300 | nA | | V(FBP) | Feedback Reference Voltage | | 1.245 | 1.310 | 1.375 | V | | I(FBP) | Feedback Input Bias Current | | | 0.1 | | μΑ | | I(DRVP) | RMS DRVP Output Current | V <sub>DDP</sub> = 12V | | 60 | | mA | | | | V <sub>DDP</sub> = 6V | 15 | | | mA | | ILR_V <sub>ON</sub> | Load Regulation | 5mA < I <sub>L</sub> < 15mA | -0.5 | 0.03 | 0.5 | %/mA | | F <sub>PUMP</sub> | Charge Pump Frequency | Frequency set by R <sub>OSC</sub> - see boost section | | 0.5*F <sub>OSC</sub> | ; | | | configuration (do | oubler or tripler) | ne V <sub>DDN</sub> input voltage (normally connected to \ | 1 | and the ex | | | | $V_{DDN}$ | Supply Input for Negative Charge Pump | Usually connected to V <sub>BOOST</sub> output | 5 | | 17 | V | | | | | | | | ٧ | | IQ1(V <sub>DDN</sub> ) | Quiescent Current - Shut-down | ENBN = 0V | | 4.5 | 20 | μA | | IQ1(V <sub>DDN</sub> ) | Quiescent Current - Shut-down Quiescent Current - Switching | $\begin{aligned} &ENBN = 0V \\ &ENBN = V_DDB \end{aligned}$ | | 4.5 | | - | | | | | -80 | | 20 | μA | | IQ2(V <sub>DDN</sub> ) | Quiescent Current - Switching | | -80 | 2.3 | 20 | μA<br>mA | | IQ2(V <sub>DDN</sub> )<br>V(FBN) | Quiescent Current - Switching Feedback Reference Voltage | ENBN = V <sub>DDB</sub> | -80 | 2.3 | 20 | μA<br>mA<br>mV | | IQ2(V <sub>DDN</sub> ) V(FBN) I(FBN) | Quiescent Current - Switching Feedback Reference Voltage Feedback Input Bias Current | ENBN = V <sub>DDB</sub> Magnitude of input bias | -80<br>15 | 2.3<br>0<br>0.1 | 20 | μA<br>mA<br>mV<br>μA | | IQ2(V <sub>DDN</sub> ) V(FBN) I(FBN) | Quiescent Current - Switching Feedback Reference Voltage Feedback Input Bias Current | $ENBN = V_{DDB}$ $Magnitude of input bias$ $V_{DDN} = 12V$ | | 2.3<br>0<br>0.1 | 20 | μA<br>mA<br>mV<br>μA<br>mA | | IQ2(V <sub>DDN</sub> ) V(FBN) I(FBN) I(DRVN) | Quiescent Current - Switching Feedback Reference Voltage Feedback Input Bias Current RMS DRVN Output Current | $ENBN = V_{DDB}$ $Magnitude of input bias$ $V_{DDN} = 12V$ $V_{DDN} = 6V$ | 15 | 2.3<br>0<br>0.1<br>60 | 20<br>5<br>+80 | μA<br>mA<br>mV<br>μA<br>mA | | IQ2(V <sub>DDN</sub> ) V(FBN) I(FBN) I(DRVN) ILR_V <sub>OFF</sub> | Quiescent Current - Switching Feedback Reference Voltage Feedback Input Bias Current RMS DRVN Output Current Load Regulation Charge Pump Frequency | $ENBN = V_{DDB}$ $Magnitude of input bias$ $V_{DDN} = 12V$ $V_{DDN} = 6V$ $-15mA < I_{L} < -5mA$ | 15 | 2.3<br>0<br>0.1<br>60 | 20<br>5<br>+80 | μA<br>mA<br>mV<br>μA<br>mA | | IQ2(V <sub>DDN</sub> ) V(FBN) I(FBN) I(DRVN) ILR_V <sub>OFF</sub> F <sub>PUMP</sub> | Quiescent Current - Switching Feedback Reference Voltage Feedback Input Bias Current RMS DRVN Output Current Load Regulation Charge Pump Frequency | $ENBN = V_{DDB}$ $Magnitude of input bias$ $V_{DDN} = 12V$ $V_{DDN} = 6V$ $-15mA < I_{L} < -5mA$ | 15 | 2.3<br>0<br>0.1<br>60 | 20<br>5<br>+80 | μA<br>mA<br>mV<br>μA<br>mA | | IQ2(V <sub>DDN</sub> ) V(FBN) I(FBN) I(DRVN) ILR_V <sub>OFF</sub> F <sub>PUMP</sub> ENABLE CONT | Quiescent Current - Switching Feedback Reference Voltage Feedback Input Bias Current RMS DRVN Output Current Load Regulation Charge Pump Frequency ROL LOGIC | $ENBN = V_{DDB}$ $Magnitude of input bias$ $V_{DDN} = 12V$ $V_{DDN} = 6V$ $-15mA < I_{L} < -5mA$ | 15 -0.5 | 2.3<br>0<br>0.1<br>60 | 20<br>5<br>+80 | μA<br>mA<br>mV<br>μA<br>mA<br>mA<br>%/mA | | IQ2(V <sub>DDN</sub> ) V(FBN) I(FBN) I(DRVN) ILR_V <sub>OFF</sub> F <sub>PUMP</sub> ENABLE CONT V <sub>HI</sub> -EN | Quiescent Current - Switching Feedback Reference Voltage Feedback Input Bias Current RMS DRVN Output Current Load Regulation Charge Pump Frequency ROL LOGIC Enable Input High Threshold | $ENBN = V_{DDB}$ $Magnitude of input bias$ $V_{DDN} = 12V$ $V_{DDN} = 6V$ $-15mA < I_{L} < -5mA$ | 15 -0.5 | 2.3<br>0<br>0.1<br>60 | 20 5 +80 0.5 | μA<br>mA<br>mV<br>μA<br>mA<br>MA<br>%/mA | | IQ2(V <sub>DDN</sub> ) V(FBN) I(FBN) I(DRVN) ILR_V <sub>OFF</sub> F <sub>PUMP</sub> ENABLE CONT V <sub>HI</sub> -EN V <sub>LO</sub> -EN I(EN) | Quiescent Current - Switching Feedback Reference Voltage Feedback Input Bias Current RMS DRVN Output Current Load Regulation Charge Pump Frequency ROL LOGIC Enable Input High Threshold Enable Input Low Threshold | ENBN = V <sub>DDB</sub> Magnitude of input bias V <sub>DDN</sub> = 12V V <sub>DDN</sub> = 6V -15mA < I <sub>L</sub> < -5mA Frequency set by R <sub>OSC</sub> - see boost section | 15 -0.5 | 2.3<br>0<br>0.1<br>60<br>0.03<br>0.5*F <sub>OSC</sub> | 20<br>5<br>+80<br>0.5 | μA mA mV μA mA MA V V V | | IQ2(V <sub>DDN</sub> ) V(FBN) I(FBN) I(DRVN) ILR_V <sub>OFF</sub> F <sub>PUMP</sub> ENABLE CONT V <sub>HI</sub> -EN V <sub>LO</sub> -EN I(EN) | Quiescent Current - Switching Feedback Reference Voltage Feedback Input Bias Current RMS DRVN Output Current Load Regulation Charge Pump Frequency ROL LOGIC Enable Input High Threshold Enable Input Bias Current | ENBN = V <sub>DDB</sub> Magnitude of input bias V <sub>DDN</sub> = 12V V <sub>DDN</sub> = 6V -15mA < I <sub>L</sub> < -5mA Frequency set by R <sub>OSC</sub> - see boost section | 15 -0.5 | 2.3<br>0<br>0.1<br>60<br>0.03<br>0.5*F <sub>OSC</sub> | 20<br>5<br>+80<br>0.5 | μA mA mV μA mA MA V V V | **Pin Descriptions** I = Input, O = Output, S = Supply | PIN NUMBER | PIN NAME | PIN TYPE | PIN FUNCTION | | |------------|----------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------|--| | 1 | SS | I | Soft-Start input: a capacitor determines the current limit ramp time. | | | 2 | FBB | 1 | Voltage feedback input determines the value of V <sub>BOOST</sub> . | | | 3 | EN | I | Starts internal power sequencing of $V_{BOOST}$ , $V_{OFF}$ , $V_{COM}$ and $V_{ON}$ outputs (See Applications Information); active HIGH input. | | | 4 | VDDB | Р | Positive supply for V <sub>BOOST</sub> DC/DC controller. | | | 5 | LX1 | 0 | Boost inductor saturating MOSFET #1. | | | 6 | LX2 | 0 | Boost inductor saturating MOSFET #2. | | | 7 | VSSN* | Р | Ground return for V <sub>OFF</sub> regulator. | | | 8 | DRVN | 0 | Pump capacitor driver for V <sub>OFF</sub> regulator. | | | 9 | VDDN | Р | Positive supply for V <sub>OFF</sub> regulator. | | | 10 | FBN | 1 | Voltage feedback input determines the value of V <sub>OFF</sub> . | | | 11 | DP | 1 | An external capacitor increases V <sub>ON</sub> power up delay time. | | | 12 | INC | 1 | V <sub>COM</sub> Buffer input. | | | 13 | VDDC | Р | Positive supply for V <sub>COM</sub> Buffer. | | | 14 | VCOM | 0 | V <sub>COM</sub> Buffer output. | | | 15 | VSSC* | Р | Ground return for V <sub>COM</sub> Buffer. | | | 16 | FBP | 1 | Voltage feedback input determines the value of V <sub>ON</sub> . | | | 17 | VDDP | Р | Positive supply for V <sub>ON</sub> regulator. | | | 18 | DRVP | 0 | Pump capacitor driver for V <sub>ON</sub> regulator. | | | 19 | VSSP* | Р | Ground return for V <sub>ON</sub> regulator. | | | 20 | PGND* | Р | Ground return for MOSFET #1. | | | 21 | PGND* | Р | Ground return for MOSFET #2. | | | 22 | VREF | 0 | Voltage reference for V <sub>OFF</sub> feedback . | | | 23 | ROSC | I | An external resistor sets the DC/DC switching frequency. | | | 24 | VSSB* | Р | Ground return for V <sub>BOOST</sub> DC/DC controller. | | NOTE: \*VSSB, VSSC, VSSN, VSSP, and PGND (2) are shorted internally to the device substrate. 95 90 85 80 75 70 65 60 0 V<sub>IN</sub>=5V FREQ=1MHz **EFFICIENCY (%)** # **Typical Performance Curves** FIGURE 1. EFFICIENCY vs I<sub>OUT</sub> FIGURE 3. EFFICIENCY vs I<sub>OUT</sub> 9V 700 800 12V 15V FIGURE 4. EFFICIENCY vs I<sub>OUT</sub> FIGURE 6. V<sub>REF</sub> vs TEMPERATURE # Typical Performance Curves (Continued) FIGURE 7. LOAD REGULATION vs $I_{OUT}$ FIGURE 9. LOAD REGULATION vs $I_{\mbox{OUT}}$ FIGURE 11. $V_{ON}$ vs $I_{ON}$ FIGURE 8. LOAD REGULATION vs I<sub>OUT</sub> FIGURE 10. LOAD REGULATION vs IOUT FIGURE 12. V<sub>OFF</sub> vs I<sub>OFF</sub> # Typical Performance Curves (Continued) FIGURE 13. F<sub>S</sub> vs R<sub>OSC</sub> FIGURE 14. F<sub>S</sub> vs R<sub>OSC</sub> #### 100K & 0.1 $\mu$ F DELAY NETWORK ON ENP, CSS=0.1 $\mu$ F FIGURE 15. POWER-DOWN ## 100K & $0.1\mu F$ DELAY NETWORK ON ENP, $C_{SS}$ = $0.1\mu F$ FIGURE 16. POWER-UP #### $V_{IN}$ =3.3V, $V_{OUT}$ =11.3V, $I_{OUT}$ =50mA FIGURE 17. LX WAVEFORM - DISCONTINUOUS MODE #### V<sub>IN</sub>=3.3V, V<sub>OUT</sub>=11.3V, I<sub>OUT</sub>=250mA FIGURE 18. LX WAVEFORM - CONTINUOUS MODE # Typical Performance Curves (Continued) FIGURE 20. PACKAGE POWER DISSIPATION VS AMBIENT TEMPERATURE # Functional Block Diagram # Applications Information The EL7584 is high efficiency multiple output power solution designed specifically for thin-film transistor (TFT) liquid crystal display (LCD) applications. The device contains one high current boost converter and two low power charge pumps ( $V_{ON}$ and $V_{OFF}$ ). The boost converter contains an integrated N-channel MOSFET to minimize the number of external components. The converter output voltage can be set from 5V to 18V with external resistors. The $V_{ON}$ and $V_{OFF}$ charge pumps are independently regulated to positive and negative voltages using external resistors. Output voltages as high as 40V can be achieved with additional capacitors and diodes. #### **Boost Converter** The boost converter operates in constant frequency pulsewidth-modulation (PWM) mode. Quiescent current for the EL7584 is only 5mA when enabled, and since only the low side MOSFET is used, switch drive current is minimized. 90% efficiency is achieved in most common application operating conditions. A functional block diagram with typical circuit configuration is shown on previous page. Regulation is performed by the PWM comparator which regulates the output voltage by comparing a divided output voltage with an internal reference voltage. The PWM comparator outputs its result to the PWM logic. The PWM logic switches the MOSFET on and off through the gate drive circuit. Its switching frequency is external adjustable with a resistor from timing control pin (ROSC) to ground. The boost converter has 200kHz to 1.2MHz operating frequency range. #### Start-Up After V<sub>DDB</sub> reaches a threshold of about 2V, the power MOSFET is controlled by the start-up oscillator, which generates fixed duty-ratio of 0.5 - 0.7 at a frequency of several hundred kilohertz. This will boost the output voltage, providing the initial output current load is not too great (<250mA). When V<sub>DDB</sub> reaches about 3.7V, the PWM comparator takes over the control. The duty ratio will be decided by the multiple-input direct summing comparator, Max\_Duty signal (about 90% duty-ratio), and the Current Limit Comparator, whichever is the smallest. The soft-start is provided by the current limit comparator. As the internal $12\mu A$ current source charges the external soft-start capacitor, the peak MOSFET current is limited by the voltage on the capacitor. This in turn controls the rising rate of output voltage. The regulator goes through the start-up sequence as well after the EN signal is pulled to HI. #### Steady-State Operation When the output reaches the preset voltage, the regulator operates at steady state. Depending on the input/output condition and component, the inductor operates at either continuous-conduction mode or discontinuous-conduction mode. In the continuous-conduction mode, the inductor current is a triangular waveform and LX voltage a pulse waveform. In the discontinuous-conduction mode, the inductor current is completely 'dried-out' before the MOSFET is turned on again. The input voltage source, the inductor, and the MOSFET and output diode parasitic capacitors forms a resonant circuit. Oscillation will occur in this period. This oscillation is normal and will not affect the regulation. At very low load, the MOSFET will skip pulse sometimes. This is normal. #### **Current Limit** The MOSFET is current limited to <1.75Amps (nominal). This restricts the maximum output current $I_{OMAX}$ based on the following formula: $$I_{OMAX} = \left(I_{LMT} - \frac{\Delta L}{2}\right) \times \frac{V_{IN}}{V_{O}}$$ where: \( \Delta \Limits\_{\substack}\) is the inductor peak-to-peak current ripple and is decided by: $$\Delta I_L = \frac{V_{IN}}{L} \times \frac{D}{F_S}$$ • D is the MOSFET turn-on radio and is decided by: $$D = \frac{V_O - V_{IN}}{V_O}$$ • F<sub>S</sub> is the switching frequency. The following table gives typical values: (Margins are considered 10%, 3%, 20%, 10%, and 15% on $V_{IN},\,V_O,\,L,\,F_S,$ and $I_{LMT},$ respectively) TABLE 1. MAXIMUM CONTINUOUS OUTPUT CURRENT | V <sub>IN</sub> (V) | V <sub>O</sub> (V) | L (MH) | F <sub>S</sub> (kHz) | I <sub>OMAX</sub> (mA) | |---------------------|--------------------|--------|----------------------|------------------------| | 3.3 | 9 | 10 | 1000 | 430 | | 3.3 | 12 | 10 | 1000 | 320 | | 3.3 | 15 | 10 | 1000 | 250 | | 5 | 9 | 10 | 1000 | 650 | | 5 | 12 | 10 | 1000 | 470 | | 5 | 15 | 10 | 1000 | 370 | | 12 | 18 | 10 | 1000 | 830 | ### **Component Considerations** #### Input Capacitor It is recommended that $C_{IN}$ is larger than $10\mu F.$ Theoretically, the input capacitor has ripple current of $\Delta I_L.$ Due to high-frequency noise in the circuit, the input current ripple may exceed the theoretical value. Larger capacitor will reduce the ripple further. #### **Boost Inductor** The inductor has peak and average current decided by: $$I_{LPK} = I_{LAVG} + \frac{\Delta I_{L}}{2}$$ $$I_{LAVG} = \frac{I_O}{1 - D}$$ The inductor should be chosen to be able to handle this current. Furthermore, due to the fixed internal compensation, it is recommended that maximum inductance of $10\mu H$ and $15\mu H$ to be used in the 5V and 12V or higher output voltage, respectively. The output diode has average current of $I_{O}$ , and peak current the same as the inductor's peak current. Schottky diode is recommended and it should be able to handle those currents. #### Feedback Resistor Network An external resistor divider is required to divide the output voltage down to the nominal reference voltage. Current drawn by the resistor network should be limited to maintain the overall converter efficiency. The maximum value of the resistor network is limited by the feedback input bias current and the potential for noise being coupled into the feedback pin. A resistor network in the order of $200k\Omega$ is recommended. The boost converter output voltage is determined by the following relationship: $$V_{BOOST} = \frac{R_1 + R_2}{R_1} \times V_{FBB}$$ where $V_{\mbox{FBB}}$ is 1.300V. #### Schottky Diode Speed, forward voltage drop, and reverse current are the three most critical specifications for selecting the Schottky diode. The entire output current flows through the diode, so the diode average current is the same as the average load current and the peak current is the same as the inductor peak current. When selecting the diode, one must consider the forward voltage drop at the peak diode current. On the Elantec demo board, MBRM120 is selected. Its forward voltage drop is 450mV at 1A forward current. #### **Output Capacitor** The EL7584 is specially compensated to be stable with capacitors which have a worst-case minimum value of $10\mu F$ at the particular $V_{OUT}$ being set. Output ripple voltage requirements also determine the minimum value and the type of capacitors. Output ripple voltage consists of two components - the voltage drop caused by the switching current though the ESR of the output capacitor and the charging and discharging of the output capacitor: $$V_{RIPPLE} = I_{LPK} \times ESR + \frac{V_{OUT} - V_{IN}}{V_{OUT}} \times \frac{I_{OUT}}{C_{OUT} \times FS}$$ For low ESR ceramic capacitors, the output ripple is dominated by the charging/discharging of the output capacitor. In addition to the voltage rating, the output capacitor should also be able to handle the RMS current is given by: $$I_{CORMS} = \sqrt{(1 - D) \times \left(D + \frac{\Delta I_L^2}{I_{LAVG}^2} \times \frac{1}{12}\right)} \times I_{LAVG}$$ # Positive and Negative Charge Pump ( $V_{ON}$ and $V_{OFF}$ ) The EL7584 contains two independent charge pumps (see charge pump block and connection diagram.) The negative charge pump inverts the $V_{DDN}$ supply voltage and provides a regulated negative output voltage. The positive charge pump doubles the $V_{DDP}$ supply voltage and provides a regulated positive output voltage. The regulation of both the negative and positive charge pumps is generated by the internal comparator that senses the output voltage and compares it with and internal reference. The switching frequency of the charge pump is set to $\frac{1}{2}$ the boost converter switching frequency. The pumps use pulse width modulation to adjust the pump period, depending on the load present. The pumps are short-circuit protected to 180mA at 12V supply and can provide 15mA to 60mA for 6V to 12V supply. # Single Stage Charge Pump #### Positive Charge Pump Design Considerations A single stage charge pump is shown above. The maximum $V_{\mbox{ON}}$ output voltage is determined by the following equation: $$V_{ON}(max) \leq 2 \times V_{DDCPP} - I_{OUT} \times 2 \times (R_{ONN} + R_{ONP}) - 2 \times V_{DIODE} - I_{OUT} \times \frac{1}{0.5 \times F_S \times C_{CPP}} - I_{OUT} \times \frac{1}{0.5 \times F_S \times C_{OUT1}} + +$$ #### where: • R<sub>ONN</sub> and R<sub>ONP</sub> resistance values depend on the V<sub>DDP</sub> voltage levels. For 12V supply, R<sub>ON</sub> is typically 33 $\Omega$ . For 6V supply, R<sub>ON</sub> is typically 45 $\Omega$ . If additional stage is required, the LX switching signal is recommended to drive the additional charge pump diodes. The drive impedance at the LX switching is typically 150m $\Omega$ . The figure below illustrates an implementation for two-stage positive charge pump circuit. # Two-Stage Positive Charge Pump Circuit The maximum V<sub>ON</sub> output voltage for N+1 stage charge pump is: $$\begin{split} & V_{ON}(\text{max}) \leq 2 \times V_{DDP} - I_{OUT} \times 2 \times (R_{ONN} + R_{ONP}) - 2 \times V_{DIODE} - I_{OUT} \times \frac{1}{0.5 \times F_S \times C_{CPP}} - I_{OUT} \times \frac{1}{0.5 \times F_S \times C_{OUT1}} + N \times V_{LX}(\text{max}) - N \times \left(2 \times V_{DIODE} + I_{OUT} \times \frac{1}{0.5 \times F_S \times C_{CPP}} + I_{OUT} \times \frac{1}{0.5 \times F_S \times C_{OUT1}}\right) + N \times V_{LX}(\text{max}) - N \times \left(2 \times V_{DIODE} + I_{OUT} \times \frac{1}{0.5 \times F_S \times C_{CPP}} + I_{OUT} \times \frac{1}{0.5 \times F_S \times C_{OUT1}}\right) + N \times V_{LX}(\text{max}) - N \times \left(2 \times V_{DIODE} + I_{OUT} \times \frac{1}{0.5 \times F_S \times C_{CPP}} + I_{OUT} \times \frac{1}{0.5 \times F_S \times C_{CPP}} + I_{OUT} \times \frac{1}{0.5 \times F_S \times C_{CPP}}\right) + N \times V_{LX}(\text{max}) - N \times \left(2 \times V_{DIODE} + I_{OUT} \times \frac{1}{0.5 \times F_S \times C_{CPP}} + I_{OUT} \times \frac{1}{0.5 \times F_S \times C_{CPP}} + I_{OUT} \times \frac{1}{0.5 \times F_S \times C_{CPP}}\right) + N \times V_{LX}(\text{max}) - N \times \left(2 \times V_{DIODE} + I_{OUT} \times \frac{1}{0.5 \times F_S \times C_{CPP}} + I_{OUT} \times \frac{1}{0.5 \times F_S \times C_{CPP}} + I_{OUT} \times \frac{1}{0.5 \times F_S \times C_{CPP}}\right) + N \times V_{LX}(\text{max}) - N \times \left(2 \times V_{DIODE} + I_{OUT} \times \frac{1}{0.5 \times F_S \times C_{CPP}} + I_{OUT} \times \frac{1}{0.5 \times F_S \times C_{CPP}}\right) + N \times V_{LX}(\text{max}) - N \times \left(2 \times V_{DIODE} + I_{OUT} \times \frac{1}{0.5 \times F_S \times C_{CPP}} + I_{OUT} \times \frac{1}{0.5 \times F_S \times C_{CPP}}\right) + N \times V_{LX}(\text{max}) - N \times \left(2 \times V_{DIODE} + I_{OUT} \times \frac{1}{0.5 \times F_S \times C_{CPP}} + I_{OUT} \times \frac{1}{0.5 \times F_S \times C_{CPP}}\right) + N \times V_{LX}(\text{max}) - N \times \left(2 \times V_{DIODE} + I_{OUT} \times \frac{1}{0.5 \times F_S \times C_{CPP}} + I_{OUT} \times \frac{1}{0.5 \times F_S \times C_{CPP}}\right)$$ $R_{11}$ and $R_{12}$ set the $V_{ON}$ output voltage: $$V_{ON} \, = \, V_{FBP} \times \frac{R_{11} + R_{12}}{R_{11}}$$ where V<sub>FRP</sub> is 1.310V. #### Negative Charge Pump Design Considerations The criteria for the negative charge pump is similar to the positive charge pump. For a single stage charge pump, the maximum $V_{\mbox{OFF}}$ output voltage is: $$V_{OFF}(max) \geq I_{OUT} \times 2 \times (R_{ONN} + R_{ONP}) + 2 \times V_{DIODE} - I_{OUT} \times \frac{1}{0.5 \times F_S \times C_{CPN}} - I_{OUT} \times \frac{1}{0.5 \times F_S \times C_{OUT2}} - V_{DDN} \times \frac{1}{0.5 \times F_S \times C_{OUT2}} = 0$$ Similar to positive charge pump, if additional stage is required, the LX switching signal is recommended to drive the additional charge pump diodes. The figure on the next page shows a two stage negative charge pump circuit. # Two-Stage Negative Charge Pump Circuit The maximum V<sub>OFF</sub> output voltage for N+1 stage charge pump is: $$\begin{split} & V_{OFF}(max) \geq I_{OUT} \times 2 \times (R_{ONN} + R_{ONP}) + 2 \times V_{DIODE} - I_{OUT} \times \frac{1}{0.5 \times F_S \times C_{CPN}} - I_{OUT} \times \frac{1}{0.5 \times F_S \times C_{OUT2}} - \\ & V_{DDN} - N \times V_{LX}(max) + N \times \left(2 \times V_{DIODE} + I_{OUT} \times \frac{1}{0.5 \times F_S \times C_{CPN}} + I_{OUT} \times \frac{1}{0.5 \times F_S \times C_{OUT2}}\right) \end{split}$$ $\ensuremath{\mathsf{R}}_{21}$ and $\ensuremath{\mathsf{R}}_{22}$ determine $\ensuremath{\mathsf{V}}_{OFF}$ output voltage: $$V_{OFF} = -V_{REF} \times \frac{R_{21}}{R_{22}}$$ where V<sub>REF</sub> is 1.310V. #### The V<sub>COM</sub> Buffer The $V_{COM}$ buffer is designed to control the voltage on the back plane of an LCD display. This plane is capacitively coupled to the pixel drive voltage which alternately cycles positive and negative at the line rate for the display. Thus the amplifier must be capable of sourcing and sinking capacitive pulses of current, which can occasionally be quite large (a few 100mA for typical applications). The use of the $V_{COM}$ Buffer is illustrated in Figure 21. Here, a voltage, corresponding to the mid-DAC potential, is generated by a resistive divider and buffered by the amplifier. The amplifier's stability is designed to be dominated by the load capacitance, thus for very short duration pulses (< 1 $\mu$ s) the output capacitor supplies the current. For longer pulses the $V_{COM}$ buffer supplies the current. By virtue of its high transconductance which progressively increases as more current is drawn, it can maintain regulation within 5mV as currents up to 50mA are drawn, while consuming only 1.5mA of quiescent current. If $V_{BOOST}$ exceeds 15V, $V_{DDC}$ must be protected from overvoltage by including a zener diode between $V_{BOOST}$ and $V_{DDC}$ . FIGURE 21. V<sub>COM</sub> USED AS A VOLTAGE BUFFER As with any high performance buffer, there are several design issues that must be considered when using the part. These are summarized below. #### **Good Decoupling of Power Supplies** This is essential for this component and $1\mu F$ ceramic low ESR decoupling capacitors are recommended. These should be placed close to the pins. #### Choice of Output Capacitor A 1µF ceramic capacitor with low ESR (X5R or X7R type) is recommended for this amplifier. This capacitor determines the stability of the amplifier. Reducing it will make the amplifier less stable, and should be avoided. With a 1µF capacitor, the unity gain bandwidth of the amplifier is close to intersil 500kHz when reasonable currents are being drawn. (For lower load currents, the gain and hence bandwidth progressively decreases.) This means the active transconductance is: $2\pi\times1\mu F\times500kHz\,=\,3.14S$ This high transconductance indicates why it is important to have a low ESR capacitor. If: • ESR \* 3.14 > 1 then the capacitor will not force the gain to roll off below unity, and subsequent poles can affect stability. The recommended capacitor has an ESR of $10 m \Omega$ , but to this must be added the resistance of the board trace between the capacitor and the $V_{COM}$ pin, where the sense connection is made internally - therefore this should be kept short. Also ground resistance between the capacitor and the base of $R_2$ must be kept to a minimum. These constraints should be considered when laying out the PCB. If the capacitor is increased above $1\mu F$ , stability is generally improved and short pulses of current will cause a smaller "perturbation" on the $V_{COM}$ voltage. The speed of response of the amplifier is however degraded as its bandwidth is decreased. At capacitor values around $10\mu F$ , a subtle interaction with internal DC gain boost circuitry will decrease the phase margin and may give rise to some overshoot in the response. The amplifier will remain stable, though. ## Response to High Current Spikes The $V_{COM}$ amplifier's output current is limited to 180mA. This limit level, which is roughly the same for sourcing and sinking, is included to maintain reliable operation of the part. It does not necessarily prevent a large temperature rise if the current is maintained. (In this case the whole chip may be shut down by the thermal trip to protect functionality.) If the display occasionally demands current pulses higher than this limit, the reservoir capacitor will provide the excess and the amplifier will top the reservoir capacitor back up once the pulse has stopped. This will happen on the $\mu$ s time scale in practical systems and for pulses 2 or 3 times the current limit, the $V_{COM}$ voltage will have settled again before the next line is processed. #### Power-Up Sequencing With the components shown in the application diagram the on-chip power-up sequencing operates as follows. When the EN pin is taken to logic 1, the following sequence is followed by on-chip functions: The boost circuit and negative charge pumps are enabled. V<sub>BOOST</sub> rises at a rate set by the boost load capacitor, the external load, and the boost's current limit (controlled by the SS pin input.) Similarly, V<sub>OFF</sub> falls in voltage determined by the load capacitor, the V<sub>OFF</sub> load, - and the current capability of these negative charge pumps (which is rising as $V_{BOOST}$ and hence $V_{DDN}$ rises.) - When V<sub>BOOST</sub> reaches a voltage such that V(FBB)> 1.13V and V<sub>OFF</sub> first reaches its required regulation voltage, the V<sub>COM</sub> regulator is enabled and V<sub>COM</sub> rises at a rate determined by the V<sub>COM</sub> load capacitor, the load on V<sub>COM</sub>, and the current limit of the V<sub>COM</sub> amplifier. - 3. When V<sub>COM</sub> rises to within 100mV of V(INC), an internal delay circuit triggers and, for V<sub>DDP</sub> = 12V, a default delay of approximately 3.5ms is introduced before the positive charge pump is then enabled. This delay can be increased externally by connecting a capacitor between DP and V<sub>SSP</sub>. A 1nF capacitor will typically increase the delay before V<sub>ON</sub> becomes enabled to 80ms. The enabled states of the on-chip functions become independent of $V_{BOOST}$ , $V_{OFF}$ , $V_{COM}$ , and $V_{ON}$ once each is triggered. The chip may be reset by forcing EN to logic 0 and allowing sufficient time for the various supplies to discharge sufficiently before taking EN to 1 again. #### **Over-Temperature Protection** An internal temperature sensor continuously monitors the die temperature. In the event that die temperature exceeds the thermal trip point, the device will shut down and disable itself. The upper and lower trip points are typically set to 130°C and 90°C respectively. #### PCB Layout Guidelines Careful layout is critical in the successful operation of the application. The following layout guidelines are recommended to achieve optimum performance. - V<sub>REF</sub> and V<sub>DDB</sub> bypass capacitors should be placed next to the pins. - Place the boost converter diode and inductor close to the LX pins. - Place the boost converter output capacitor close to the PGND pins. - Locate feedback dividers close to their respected feedback pins to avoid switching noise coupling into the high impedance node. - Place the charge pump feedback resistor network after the diode and output capacitor node to avoid switching noise. - All low-side feedback resistors should be connected directly to V<sub>SSB</sub>. V<sub>SSB</sub> should be connected to the power ground at one point only. A demo board is available to illustrate the proper layout implementation. intersil® FN7317.2 February 4, 2005 # **Typical Application Circuit** <sup>\*</sup> MBRM120LT3 <sup>\*\*</sup> BAT54S <sup>\*\*\*</sup> $C_{20}$ is optional if extended $V_{ON}$ delay is required # Package Outline Drawing NOTE: The package drawing shown here may not be the latest version. To check the latest revision, please refer to the Intersil website at <a href="http://www.intersil.com/design/packages/index.asp">http://www.intersil.com/design/packages/index.asp</a> All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see www.intersil.com intersil<sup>°</sup>