# 4-Mbit (512K × 8) Static RAM ### **Features** ■ Very high speed: 45 ns ■ Wide voltage range: 2.2 V to 3.6 V, 4.5 V to 5.5 V ■ Ultra low standby power □ Typical standby current: 3.5 μA □ Maximum standby current: 8.7 µA ■ Easy memory expansion with CE and OE features ■ Automatic power-down when deselected ■ Complementary metal oxide semiconductor (CMOS) for optimum speed and power ■ Available in Pb-free 32-pin thin small outline package (TSOP) II and 32-pin small-outline integrated circuit (SOIC) packages ### **Functional Description** The CY62148GN is a high-performance CMOS static RAM organized as 512K words by 8-bits. This device features advanced circuit design to provide ultra low standby current. This is ideal for providing More Battery Life™ (MoBL®) in portable applications. The device also has an automatic power-down feature that significantly reduces power consumption when addresses are not toggling. Placing the device in standby mode reduces power consumption by more than 99% when deselected (CE HIGH). The eight input and output pins (I/O₀ through I/O₁) are placed in a high-impedance state when the device is deselected (CE HIGH), Outputs are disabled (OE HIGH), or during an active Write operation (CE LOW and WE LOW). To write to the device, take Chip Enable $(\overline{CE})$ and Write Enable $(\overline{WE})$ inputs LOW. Data on the eight I/O pins $(I/O_0$ through I/O<sub>7</sub>) is then written into the location specified on the address pins $(A_0$ through $A_{18}$ ). To read from the device, take Chip Enable $(\overline{CE})$ and Output Enable $(\overline{OE})$ LOW while forcing Write Enable $(\overline{WE})$ HIGH. Under these conditions, the contents of the memory location specified by the address pins appear on the I/O pins. For a complete list of related documentation, click here. # **Logic Block Diagram** # CY62148GN MoBL® # **Contents** | Pin Configurations | 3 | |--------------------------------|---| | Product Portfolio | | | Maximum Ratings | 4 | | Operating Range | 4 | | Electrical Characteristics | 4 | | Capacitance | 5 | | Thermal Resistance | | | AC Test Loads and Waveforms | 5 | | Data Retention Characteristics | 6 | | Data Retention Waveform | 6 | | Switching Characteristics | | | Switching Waveforms | | | Truth Table | | | Ordering Information | 11 | |-----------------------------------------|----| | Ordering Code Definitions | 11 | | Package Diagrams | | | Acronyms | 13 | | Document Conventions | 13 | | Units of Measure | 13 | | Document History Page | 14 | | Sales, Solutions, and Legal Information | 15 | | Worldwide Sales and Design Support | 15 | | Products | 15 | | PSoC® Solutions | 15 | | Cypress Developer Community | 15 | | Technical Support | | # **Pin Configurations** Figure 1. 32-pin SOIC/TSOP II pinout ### **Product Portfolio** | | | V <sub>CC</sub> Range (V) | | Power Dissipation | | | | | | |-------------|------------|---------------------------|-------|------------------------|-----|------------------------|-----|---------------------------------|-----| | Product | Range | | Speed | Operating<br>f = 1 MHz | | g I <sub>CC</sub> (mA) | | — Standby I <sub>SB2</sub> (μA) | | | Floudet | Range | vcc ivalige (v) | (ns) | | | f = 1 MHz | | | | | | | | | Typ <sup>[1]</sup> | Max | Typ <sup>[1]</sup> | Max | Typ <sup>[1]</sup> | Max | | CY62148GN30 | Industrial | 2.2 V-3.6 V | 45 | _ | 6 | _ | 20 | 3.5 | 8.7 | | CY62148GN | | 4.5 V–5.5 V | | | | | | | | ### Note <sup>1.</sup> Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ)</sub>, T<sub>A</sub> = 25 °C. ### **Maximum Ratings** Exceeding maximum ratings may shorten the useful life of the device. User guidelines are not tested. Storage temperature ......-65 °C to + 150 °C Ambient temperature with power applied ......-55 °C to + 125 °C Supply voltage to ground potential .....-0.5 V to Vcc + 0.5 V DC voltage applied to outputs in high Z state $^{[2,\;3]}$ ......–0.5 V to Vcc + 0.5 V DC input voltage<sup>[2, 3]</sup> .....-0.5 V to Vcc + 0.5 V | Output current into outputs (LOW | )20 mA | |----------------------------------|----------| | Static discharge voltage | 2024.1/ | | (per MIL-STD-883, Method 3015) | > 2001 V | | Latch-up current | > 140 mA | # **Operating Range** | Device | Range | Ambient<br>Temperature | <b>V</b> <sub>CC</sub> <sup>[4]</sup> | |-----------|------------|------------------------|---------------------------------------| | CY62148GN | Industrial | -40 °C to +85 °C | 2.2 V to 3.6 V,<br>4.5 V to 5.5 V | ### **Electrical Characteristics** Over the operating range | | Description | | T( 0 | 1141 | | 45 ns | | 11::4 | |------------------------------------------------------------|-----------------------------------|-----------------------|------------------------------------------------------------------------------------------------------------|----------------------------------------|----------------------|---------------------------|-----------------------|-------| | Parameter | Desc | ription | lest C | Test Conditions | | <b>Typ</b> <sup>[5]</sup> | Max | Unit | | V <sub>OH</sub> | Output HIGH | 2.2 V to 2.7 V | $V_{CC} = Min, I_{OH} =$ | = –0.1 mA | 2 | - | _ | V | | | voltage | 2.7 V to 3.6 V | V <sub>CC</sub> = Min, I <sub>OH</sub> = | = –1.0 mA | 2.4 | _ | _ | | | | | 4.5 V to 5.5 V | V <sub>CC</sub> = Min, I <sub>OH</sub> = | = -1.0 mA | 2.4 | _ | _ | | | | | 4.5 V to 5.5 V | V <sub>CC</sub> = Min, I <sub>OH</sub> = | = -0.1 mA | $V_{CC} - 0.5^{[6]}$ | _ | _ | | | V <sub>OL</sub> | Output LOW | 2.2 V to 2.7 V | V <sub>CC</sub> = Min, I <sub>OL</sub> = | : 0.1 mA | _ | _ | 0.4 | V | | vol | voltage | 2.7 V to 3.6 V | V <sub>CC</sub> = Min, I <sub>OL</sub> = | : 2.1 mA | _ | _ | 0.4 | | | | | 4.5 V to 5.5 V | V <sub>CC</sub> = Min, I <sub>OL</sub> = | : 2.1 mA | _ | _ | 0.4 | | | V <sub>IH</sub> | Input HIGH | 2.2 V to 2.7 V | _ | | 1.8 | _ | $V_{CC} + 0.3^{[3]}$ | V | | | voltage | 2.7 V to 3.6 V | - | | 2 | _ | $V_{CC} + 0.3^{[3]}$ | | | | | 4.5 V to 5.5 V | _ | | 2.2 | _ | V <sub>CC</sub> + 0.5 | | | V <sub>IL</sub> | Input LOW voltage | 2.2 V to 2.7 V | _ | | -0.3 <sup>[2]</sup> | _ | 0.6 | V | | | | 2.7 V to 3.6 V | | | -0.3 <sup>[2]</sup> | _ | 0.8 | | | | | 4.5 V to 5.5 V | | | -0.5 | _ | 0.8 | | | I <sub>IX</sub> | Input leakage cu | urrent | $GND \le V_1 \le V_{CC}$ | | -1 | _ | +1 | μΑ | | I <sub>OZ</sub> | Output leakage | current | GND ≤ V <sub>O</sub> ≤ V <sub>CC</sub> | , output disabled | -1 | _ | +1 | μΑ | | I <sub>CC</sub> | V <sub>CC</sub> operating s | upply current | $f = f_{max} = 1/t_{RC}$ | | _ | _ | 20 | mA | | | | | f = 1 MHz | I <sub>OUT</sub> = 0 mA<br>CMOS levels | - | _ | 6 | | | I <sub>SB1</sub> <sup>[7]</sup> Automatic C<br>current – C | | ower-down<br>S inputs | ver-down $\overline{CE} \ge V_{CC} - 0.2 \text{ V},$ uputs $V_{IN} \ge V_{CC} - 0.2 \text{ V or } V_{IN}.$ | | _ | 3.5 | 8.7 | μΑ | | | | | f = f <sub>max</sub> (address | and data only), | | | | | | | | | $f = 0$ ( $\overline{OE}$ and $\overline{WE}$ ) $V_{CC} = V_{CC(max)}$ | | | | | | | I <sub>SB2</sub> <sup>[7]</sup> | Automatic CE po<br>current – CMOS | ower-down<br>6 inputs | $\overline{CE} \ge V_{CC} - 0.2$ $V_{IN} \ge V_{CC} - 0.2$ $f = 0, V_{CC} = V_{CC}$ | V,<br>V or V <sub>IN</sub> ≤ 0.2 V, | _ | 3.5 | 8.7 | μΑ | - V<sub>IL(min)</sub> = -2.0 V for pulse durations less than 20 ns. V<sub>IL(min)</sub> = -2.0 V for pulse durations less than 20 ns. V<sub>IH(max)</sub> = V<sub>CC</sub> + 0.75 V for pulse durations less than 20 ns. Full device AC operation assumes a minimum of 100 μs ramp time from 0 to V<sub>CC(min)</sub> and 200 μs wait time after V<sub>CC</sub> stabilization. Typical values are included for reference and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ)</sub>, T<sub>A</sub> = 25 °C. This parameter is guaranteed by design and not tested. Chip enable (CE) must be HIGH at CMOS level to meet the I<sub>SB2</sub> / I<sub>CCDR</sub> spec. Other inputs can be left floating. # Capacitance | Parameter [8] | Description | Test Conditions | | Unit | |------------------|--------------------|----------------------------------------------------|----|------| | C <sub>IN</sub> | Input capacitance | $T_A = 25$ °C, $f = 1$ MHz, $V_{CC} = V_{CC(Typ)}$ | 10 | pF | | C <sub>OUT</sub> | Output capacitance | | 10 | pF | # **Thermal Resistance** | Parameter [8] | Description | Test Conditions | 32-pin SOIC<br>Package | 32-pin TSOP II<br>Package | Unit | |-------------------|---------------------------------------|--------------------------------------------------------------------------------|------------------------|---------------------------|------| | $\Theta_{JA}$ | | Still air, soldered on a 3 $\times$ 4.5 inch, four-layer printed circuit board | 51.79 | 79.03 | °C/W | | $\Theta_{\sf JC}$ | Thermal resistance (junction to case) | | 25.12 | 17.44 | °C/W | ### **AC Test Loads and Waveforms** Figure 2. AC Test Loads and Waveforms<sup>[9]</sup> | Parameter <sup>[8]</sup> | 2.5 V | 3.0 V | 5.0 V | Unit | |--------------------------|-------|-------|-------|------| | R1 | 16667 | 1103 | 1800 | Ω | | R2 | 15385 | 1554 | 990 | Ω | | R <sub>TH</sub> | 8000 | 645 | 639 | Ω | | V <sub>TH</sub> | 1.20 | 1.75 | 1.77 | V | Tested initially and after any design or process changes that may affect these parameters. Full-device operation requires linear V<sub>CC</sub> ramp from VDR to V<sub>CC(min)</sub> > 100 μs or stable at V<sub>CC(min)</sub> > 100 μs. ### **Data Retention Characteristics** Over the operating range | Parameter | Description | Conditions | Min | <b>Typ</b> <sup>[10]</sup> | Max | Unit | |------------------------------------|--------------------------------------|------------------------------------------------------------------|-----|----------------------------|-----|------| | $V_{DR}$ | V <sub>CC</sub> for data retention | | 1 | - | - | V | | I <sub>CCDR</sub> [11, 12] | Data retention current | $V_{CC} = 1.2V, \overline{CE} \ge V_{CC} - 0.2 V,$ | _ | _ | 13 | μΑ | | | | $V_{IN} \ge V_{CC} - 0.2 \text{ V or } V_{IN} \le 0.2 \text{ V}$ | | | | | | t <sub>CDR</sub> <sup>[13]</sup> | Chip deselect to data retention time | | 0 | _ | _ | ns | | t <sub>R</sub> <sup>[13, 14]</sup> | Operation recovery time | | 45 | _ | - | ns | ### **Data Retention Waveform** Figure 3. Data Retention Waveform <sup>10.</sup> Typical values are included for reference and are not guaranteed or tested. Typical values are measured at $V_{CC} = V_{CC(typ)}$ , $T_A = 25$ °C. 11. Chip enable ( $\overline{CE}$ ) must be HIGH at CMOS level to meet the $I_{SB2} / I_{CCDR}$ spec. Other inputs can be left floating. 12. $I_{CCDR}$ is guaranteed only after device is first powered up to $V_{CC(min)}$ and then brought down to $V_{DR}$ . 13. These parameters are guaranteed by design. 14. Full device operation requires linear $V_{CC}$ ramp from $V_{DR}$ to $V_{CC(min)} > 100 \ \mu s$ or stable at $V_{CC(min)} > 100 \ \mu s$ . # **Switching Characteristics** Over the operating range | Parameter [15] | Description | 45 | ns | 1114 | |-----------------------------|---------------------------------------|-----|-----|------| | Parameter [10] | Description | Min | Max | Unit | | Read Cycle | | • | • | | | t <sub>RC</sub> | Read cycle time | 45 | - | ns | | t <sub>AA</sub> | Address to data valid | _ | 45 | ns | | t <sub>OHA</sub> | Data hold from address change | 10 | - | ns | | t <sub>ACE</sub> | CE LOW to data valid | _ | 45 | ns | | t <sub>DOE</sub> | OE LOW to data valid | _ | 22 | ns | | t <sub>LZOE</sub> | OE LOW to low Z <sup>[16]</sup> | 5 | - | ns | | t <sub>HZOE</sub> | OE HIGH to high Z <sup>[16, 17]</sup> | _ | 18 | ns | | t <sub>LZCE</sub> | CE LOW to low Z <sup>[16]</sup> | 10 | - | ns | | t <sub>HZCE</sub> | CE HIGH to high Z <sup>[16, 17]</sup> | _ | 18 | ns | | t <sub>PU</sub> | CE LOW to power-up | 0 | - | ns | | t <sub>PD</sub> | CE HIGH to power-down | _ | 45 | ns | | Write Cycle <sup>[18,</sup> | 19] | | | | | t <sub>WC</sub> | Write cycle time | 45 | - | ns | | t <sub>SCE</sub> | CE LOW to write end | 35 | - | ns | | t <sub>AW</sub> | Address setup to write end | 35 | - | ns | | t <sub>HA</sub> | Address hold from write end | 0 | - | ns | | t <sub>SA</sub> | Address setup to write start | 0 | - | ns | | t <sub>PWE</sub> | WE pulse width | 35 | - | ns | | t <sub>SD</sub> | Data setup to write end | 25 | - | ns | | t <sub>HD</sub> | Data hold from write end | 0 | - | ns | | t <sub>HZWE</sub> | WE LOW to high Z <sup>[16, 17]</sup> | _ | 18 | ns | | t <sub>LZWE</sub> | WE HIGH to low Z <sup>[16]</sup> | 10 | - | ns | <sup>15.</sup> Test conditions for all parameters other than tri-state parameters assume signal transition time of 3 ns or less, timing reference levels of 1.5 V, input pulse levels of 0 to 3 V, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> as shown in the Figure 2 on page 5. 16. At any temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, and t<sub>HZWE</sub> for any device. 17. t<sub>HZCE</sub>, t<sub>HZCE</sub>, and t<sub>HZWE</sub> transitions are measured when the outputs enter a high impedance state. 18. The internal wre ite time of the memory is defined by the overlap of WE, CE = V<sub>IL</sub>. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input setup and hold timing should be referenced to the edge of the signal that terminates the write. 19. The minimum write cycle pulse width for Write Cycle No. 3 (WE controlled, OE LOW) should be equal to the sum of tsD and tHzWE. - 20. Device is continuously selected. $\overline{OE}$ , $\overline{CE} = V_{IL}$ . - 21. WE is HIGH for read cycles. - 22. Address valid before or similar to $\overline{\text{CE}}$ transition LOW. - 23. Data I/O is high impedance if $\overline{\text{OE}} = \text{V}_{\text{IH}}$ . 24. If $\overline{\text{CE}}$ goes HIGH simultaneously with $\overline{\text{WE}}$ HIGH, the output remains in high impedance state. - 25. During this period, the I/Os are in output state and input signals must not be applied. # Switching Waveforms (continued) Figure 7. Write Cycle No. 2 (CE Controlled) [26, 27] Figure 8. Write Cycle No. 3 (WE Controlled, OE LOW) [27, 28] <sup>26.</sup> Data I/O is high impedance if $\overline{OE} = V_{IH}$ . <sup>27.</sup> If $\overline{\text{CE}}$ goes HIGH simultaneously with $\overline{\text{WE}}$ HIGH, the output remains in high impedance state. 28. The minimum write cycle pulse width should be equal to the sum of tsD and thzwe. 29. During this period, the I/Os are in output state and input signals must not be applied. # **Truth Table** | CE | WE | OE | I/O | Mode | Power | |--------|----|----|----------|----------------------------|----------------------------| | H [30] | Х | Х | High Z | Deselect/power-down | Standby (I <sub>SB</sub> ) | | L | Н | L | Data out | Read | Active (I <sub>CC</sub> ) | | L | L | Х | Data in | Write | Active (I <sub>CC</sub> ) | | L | Н | Н | High Z | Selected, outputs disabled | Active (I <sub>CC</sub> ) | Note 30. Chip enable $\overline{(CE)}$ must be HIGH at CMOS level to meet the $I_{SB2}$ / $I_{CCDR}$ spec. Other inputs can be left floating. ### **Ordering Information** Table 1. Key features and Ordering Information | Speed (ns) | Voltage Range (V) | Ordering Code | Package<br>Diagram | Package Type | Operating Range | |------------|-------------------|---------------------|--------------------|-----------------------------------------|-----------------| | 45 | 2.2 V-3.6 V | CY62148GN30-45ZSXI | 51-85095 | 32-pin TSOP II (Pb-free) | Industrial | | | | CY62148GN30-45ZSXIT | 51-85095 | 32-pin TSOP II (Pb-free), Tape and Reel | | | | | CY62148GN30-45SXI | 51-85081 | 32-pin SOIC (Pb-free) | | | | | CY62148GN30-45SXIT | 51-85081 | 32-pin SOIC (Pb-free), Tape and Reel | | | | 4.5 V–5.5 V | CY62148GN-45ZSXI | 51-85095 | 32-pin TSOP II (Pb-free) | | | | | CY62148GN-45ZSXIT | 51-85095 | 32-pin TSOP II (Pb-free), Tape and Reel | | | | | CY62148GN-45SXI | 51-85081 | 32-pin SOIC (Pb-free) | | | | | CY62148GN-45SXIT | 51-85081 | 32-pin SOIC (Pb-free), Tape and Reel | | ### **Ordering Code Definitions** # **Package Diagrams** Figure 9. 32-pin TSOP II (20.95 × 11.76 × 1.0 mm) ZS32 Package Outline, 51-85095 Figure 10. 32-pin SOIC (450 Mils) S32.45/SZ32.45 Package Outline, 51-85081 # **Acronyms** Table 2. Acronyms Used in this Document | Acronym | Description | | | | |---------|-----------------------------------------|--|--|--| | CE | chip enable | | | | | CMOS | complementary metal oxide semiconductor | | | | | I/O | input/output | | | | | ŌE | output enable | | | | | MoBL | More Battery Life | | | | | SOIC | small outline integrated circuit | | | | | SRAM | static random access memory | | | | | TSOP | thin small outline package | | | | | WE | write enable | | | | # **Document Conventions** ### **Units of Measure** Table 3. Units of Measure | Symbol | Unit of Measure | | | | |--------|-----------------|--|--|--| | °C | Degrees Celsius | | | | | MHz | megahertz | | | | | μΑ | microamperes | | | | | μs | microseconds | | | | | mA | milliamperes | | | | | ns | nanoseconds | | | | | Ω | ohms | | | | | % | percent | | | | | pF | picofarads | | | | | V | volts | | | | | W | watts | | | | # **Document History Page** | Document Title: CY62148GN MoBL <sup>®</sup> , 4-Mbit (512K × 8) Static RAM Document Number: 001-95418 | | | | | | | |-------------------------------------------------------------------------------------------------------|---------|--------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Revision | ECN | Orig. of<br>Change | Submission<br>Date | Description of Change | | | | ** | 5056496 | NILE | 12/29/2015 | New data sheet. | | | | *A | 5092456 | NILE | 01/19/2016 | Added "2.2 V to 3.6 V" range related information in all instances across the document. Updated Ordering Information: Updated part numbers. | | | | *B | 5422041 | NILE | 09/09/2016 | Updated Electrical Characteristics: Changed minimum value of V <sub>OH</sub> parameter corresponding to "2.7 V to 3.6 from 2.2 V to 2.4 V. Changed minimum value of V <sub>IH</sub> parameter corresponding to "2.2 V to 2.7 from 2.0 V to 1.8 V. Updated Ordering Information: Updated part numbers. Updated Disclaimer. Updated to new template. | | | | *C | 5546908 | NILE | 12/08/2016 | Updated Ordering Information: No change in part numbers. Removed Disclaimer (text referencing to contact sales). Completing Sunset Review. | | | ### Sales, Solutions, and Legal Information ### Worldwide Sales and Design Support Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. ### **Products** Wireless/RF ARM® Cortex® Microcontrollers cypress.com/arm Automotive cypress.com/automotive Clocks & Buffers cypress.com/clocks Interface cypress.com/interface Internet of Things cypress.com/iot Lighting & Power Control cypress.com/powerpsoc Memory cypress.com/memory **PSoC** cypress.com/psoc Touch Sensing cypress.com/touch **USB** Controllers cypress.com/usb cypress.com/wireless ### PSoC® Solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP ### **Cypress Developer Community** Forums | Projects | Video | Blogs | Training | Components ### **Technical Support** cypress.com/support © Cypress Semiconductor Corporation, 2015-2016. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited. TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products. You shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress products. Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.