# Quad-Channel, 12-Bit, Serial Input, 4 mA to 20 mA and Voltage Output DAC with Dynamic Power Control Data Sheet AD5735 #### **FEATURES** 12-bit resolution and monotonicity Dynamic power control for thermal management Current and voltage output pins connectable to a single terminal Current output ranges: 0 mA to 20 mA, 4 mA to 20 mA, and 0 mA to 24 mA ±0.1% total unadjusted error (TUE) maximum Voltage output ranges (with 20% overrange): 0 V to 5 V, 0 V to 10 V, ±5 V, and ±10 V ±0.09% total unadjusted error (TUE) maximum User-programmable offset and gain **On-chip diagnostics** On-chip reference: ±10 ppm/°C maximum -40°C to +105°C temperature range #### **APPLICATIONS** Process control Actuator control PLCs #### **GENERAL DESCRIPTION** The AD5735 is a quad-channel voltage and current output DAC that operates with a power supply range from -26.4 V to +33 V. On-chip dynamic power control minimizes package power dissipation in current mode. This reduced power dissipation is achieved by regulating the voltage on the output driver from 7.4 V to 29.5 V using a dc-to-dc boost converter optimized for minimum on-chip power dissipation. The AD5735 uses a versatile 3-wire serial interface that operates at clock rates of up to 30 MHz and is compatible with standard SPI, QSPI™, MICROWIRE®, DSP, and microcontroller interface standards. The serial interface also features optional CRC-8 packet error checking, as well as a watchdog timer that monitors activity on the interface. #### **PRODUCT HIGHLIGHTS** - 1. Dynamic power control for thermal management. - 2. 12-bit performance. - Quad channel. #### **COMPANION PRODUCTS** Product Family: AD5755, AD5755-1, AD5757, AD5737 External References: ADR445, ADR02 Digital Isolators: ADuM1410, ADuM1411 Power: ADP2302, ADP2303 Additional companion products on the AD5735 product page #### **FUNCTIONAL BLOCK DIAGRAM** Figure 1. # AD5735\* PRODUCT PAGE QUICK LINKS Last Content Update: 02/23/2017 # COMPARABLE PARTS 🖳 View a parametric search of comparable parts. # **EVALUATION KITS** · AD5755 Evaluation Board # **DOCUMENTATION** #### **Application Notes** AN-1289: Using the AD5755 and Similar Dynamic Power Control DACs in Applications Without Dynamic Power Control #### **Data Sheet** AD5735: Quad-Channel, 12-Bit, Serial Input, 4 mA to 20 mA and Voltage Output DAC with Dynamic Power Control Data Sheet # SOFTWARE AND SYSTEMS REQUIREMENTS — • AD5755 IIO Multi-Channel DAC Linux Driver # REFERENCE MATERIALS $\Box$ #### **Solutions Bulletins & Brochures** • Digital to Analog Converters ICs Solutions Bulletin # DESIGN RESOURCES 🖵 - · AD5735 Material Declaration - PCN-PDN Information - · Quality And Reliability - · Symbols and Footprints # DISCUSSIONS 🖳 View all AD5735 EngineerZone Discussions. # SAMPLE AND BUY 🖳 Visit the product page to see pricing options. # **TECHNICAL SUPPORT** Submit a technical question or find your regional support number. # DOCUMENT FEEDBACK $\Box$ Submit feedback for this data sheet. # **AD5735** # **TABLE OF CONTENTS** | Features 1 | |---------------------------------------------| | Applications1 | | General Description | | Product Highlights1 | | Companion Products | | Functional Block Diagram1 | | Revision History 3 | | Detailed Functional Block Diagram4 | | Specifications5 | | AC Performance Characteristics | | Timing Characteristics | | Absolute Maximum Ratings12 | | Thermal Resistance | | ESD Caution | | Pin Configuration and Function Descriptions | | Typical Performance Characteristics | | Voltage Outputs | | Current Outputs | | DC-to-DC Converter | | Reference | | General | | Terminology27 | | Theory of Operation29 | | DAC Architecture | | Power-On State of the AD573530 | | Serial Interface | | Transfer Function | | Registers31 | | Enabling the Output | | Reprogramming the Output Range | | Data Registers | | Control Registers | |---------------------------------------------------------| | Readback Operation | | Device Features41 | | Fault Output41 | | Voltage Output Short-Circuit Protection41 | | Digital Offset and Gain Control41 | | Status Readback During a Write | | Asynchronous Clear | | Packet Error Checking | | Watchdog Timer | | Alert Output | | Internal Reference | | External Current Setting Resistor | | Digital Slew Rate Control | | Dynamic Power Control | | DC-to-DC Converters | | AI <sub>CC</sub> Supply Requirements—Static | | AI <sub>CC</sub> Supply Requirements—Slewing45 | | Applications Information | | Voltage and Current Output Pins on the Same Terminal 47 | | Current Output Mode with Internal R <sub>SET</sub> 47 | | Precision Voltage Reference Selection | | Driving Inductive Loads | | Transient Voltage Protection | | Microprocessor Interfacing | | Layout Guidelines | | Galvanically Isolated Interface | | Outline Dimensions | | Ordarina Cuida | # **REVISION HISTORY** | Changes to Thermal Hysteresis Parameter, Table 1 | 6 | |------------------------------------------------------------|----| | Changes to Table 3 | 9 | | Changes to Figure 4 | 10 | | Added Figure 5; Renumbered Sequentially and Changes to | | | Figure 6 | 11 | | Changes to Figure 54 to Figure 57 | | | Changes to Voltage Reference Thermal Hysteresis Definition | 27 | | Changes to Readback Operation Section | 38 | | Added Table 31 and Table 32; Renumbered Sequentially | 38 | | Changes to Status Readback During a Write Section | 41 | | Changes to Packet Error Checking Section | 42 | | Changes to Table 38 | 43 | | 11/12—Rev. B to Rev. C | | | Changed Thermal Impedance from 20 °C/W to 28°C/W | 11 | | Changes to Pin 6 Description | | | Changes to Figure 25 | 17 | | Changes to DUT_AD1, DUT_AD0 Description, Table 12 | 32 | | Changes to Packet Error Checking Section and Internal | | | Reference Section | 40 | | Changes to Figure 78 | 42 | | Changes to Figure 83 | 46 | | Updated Outline Dimensions | | | | | # 5/12—Rev. A to Rev. B | Changes to Figure 2 | 3 | |---------------------------------------------------------------------------------------------|---| | 11/11—Rev. 0 to Rev. A | | | Added Comments to OUTPUT CHARACTERISTICS and ACCURACY, CURRENT OUTPUT Parameters in Table 1 | Δ | | Changes to Power-On State of the AD5735 Section | | | Changes to Readback Operation Section | | | | | # **DETAILED FUNCTIONAL BLOCK DIAGRAM** # **SPECIFICATIONS** $AV_{DD} = V_{BOOST\_x} = 15 \text{ V}; \ AV_{SS} = -15 \text{ V}; \ DV_{DD} = 2.7 \text{ V} \ to 5.5 \text{ V}; \ AV_{CC} = 4.5 \text{ V} \ to 5.5 \text{ V}; \ dc-to-dc \ converter \ disabled; } AGND = DGND = GNDSW_x = 0 \text{ V}; \ REFIN = 5 \text{ V}; \ voltage \ outputs: } R_L = 1 \text{ k}\Omega, \ C_L = 220 \text{ pF}; \ current \ outputs: } R_L = 300 \Omega; \ all \ specifications \ T_{MIN} \ to \ T_{MAX}, \ unless \ otherwise \ noted.$ Table 1. | Parameter <sup>1</sup> | Min | Тур | Max | Unit | Test Conditions/Comments | |---------------------------------|---------------|--------|--------|------------|-----------------------------------------------------------------------------------------------| | VOLTAGE OUTPUT | | | | | | | Output Voltage Ranges | 0 | | 5 | V | | | | 0 | | 10 | V | | | | -5 | | +5 | V | | | | -10 | | +10 | V | | | | 0 | | 6 | V | | | | 0 | | 12 | V | | | | -6 | | +6 | V | | | | -12 | | +12 | v | | | Resolution | 12 | | | Bits | | | ACCURACY, VOLTAGE OUTPUT | | | | Ditto | | | Total Unadjusted Error (TUE) | -0.09 | ±0.012 | +0.09 | % FSR | 0 V to 5 V, 0 V to 10 V, ±5 V, ±10 V ranges | | Total orladjusted Error (TOE) | -0.13 | ±0.012 | +0.13 | % FSR | On overranges (0 V to 6 V, 0 V to 12 V, ±6 V, ±12 V) | | TUE Long-Term Stability | -0.13 | 35 | +0.13 | ppm FSR | Drift after 1000 hours, $T_J = 150^{\circ}C$ | | Relative Accuracy (INL) | -0.032 | ±0.006 | +0.032 | % FSR | Diff after 1000 flours, f) = 130 C | | Differential Nonlinearity (DNL) | -0.032<br> -1 | ±0.000 | +0.032 | LSB | Guaranteed monotonic | | Zero-Scale Error | -0.05 | ±0.004 | +0.05 | % FSR | 0 V to 5 V, 0 V to 10 V ranges | | Zero-scale Error | | | | | On overranges (0 V to 6 V, 0 V to 12 V) | | 7 Cl. TC3 | -0.08 | ±0.004 | +0.08 | % FSR | On overranges (0 v to 6 v, 0 v to 12 v) | | Zero-Scale TC <sup>2</sup> | 0.05 | ±2 | . 0.05 | ppm FSR/°C | .51/ .401/ | | Bipolar Zero Error | -0.05 | ±0.003 | +0.05 | % FSR | ±5 V, ±10 V ranges | | | -0.08 | ±0.03 | +0.08 | % FSR | On overranges (±6 V, ±12 V) | | Bipolar Zero TC <sup>2</sup> | | ±2 | | ppm FSR/°C | | | Offset Error | -0.065 | ±0.005 | +0.065 | % FSR | 0 V to 5 V, 0 V to 10 V, ±5 V, ±10 V ranges | | | -0.09 | ±0.03 | +0.09 | % FSR | On overranges (0 V to 6 V, 0 V to 12 V, ±6 V, ±12 V) | | Offset TC <sup>2</sup> | | ±2 | | ppm FSR/°C | | | Gain Error | -0.08 | ±0.004 | +0.08 | % FSR | 0 V to 5 V, 0 V to 10 V, ±5 V, ±10 V ranges | | | -0.15 | ±0.004 | +0.15 | % FSR | On overranges (0 V to 6 V, 0 V to 12 V, ±6 V, ±12 V) | | Gain TC <sup>2</sup> | | ±3 | | ppm FSR/°C | | | Full-Scale Error | -0.09 | ±0.01 | +0.09 | % FSR | 0 V to 5 V, 0 V to 10 V, ±5 V, ±10 V ranges | | | -0.13 | ±0.05 | +0.13 | % FSR | On overranges (0 V to 6 V, 0 V to 12 V, ±6 V, ±12 V) | | Full-Scale TC <sup>2</sup> | | ±2 | | ppm FSR/°C | | | OUTPUT CHARACTERISTICS, | | | | | | | VOLTAGE OUTPUT <sup>2</sup> | | _ | | | | | Headroom | | 1 | 2.2 | V | With respect to V <sub>BOOST</sub> supply | | Footroom | | 1 | 1.4 | V | With respect to the AV <sub>SS</sub> supply | | Output Voltage Drift vs. Time | | 20 | | ppm FSR | Drift after 1000 hours, $\frac{3}{4}$ scale output, $T_J = 150$ °C, $AV_{SS} = -15 \text{ V}$ | | Short-Circuit Current | 12/6 | 16/8 | | mA | Programmable by user; defaults to 16 mA typical | | Resistive Load | 1 | | | kΩ | For specified performance | | Capacitive Load Stability | | | 10 | nF | | | | | | 2 | μF | External 220 pF compensation capacitor connected | | DC Output Impedance | | 0.06 | | Ω | | | DC PSRR | | 50 | | μV/V | | | DC Crosstalk | | 24 | | μV | | | CURRENT OUTPUT | | | | | | | Output Current Ranges | 0 | | 24 | mA | | | ,9 | 0 | | 20 | mA | | | | 4 | | 20 | mA | | | Resolution | 12 | | • | Bits | | | Parameter <sup>1</sup> | Min | Тур | Max | Unit | Test Conditions/Comments | |----------------------------------------------------------|--------|----------------------|----------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ACCURACY, CURRENT OUTPUT (EXTERNAL R <sub>SET</sub> ) | | | | | Assumes ideal resistor, see External Current Setting Resistor section for more information. | | Total Unadjusted Error (TUE) | -0.1 | ±0.019 | +0.1 | % FSR | | | TUE Long-Term Stability | | 100 | | ppm FSR | Drift after 1000 hours, T <sub>J</sub> = 150°C | | Relative Accuracy (INL) | -0.032 | ±0.006 | +0.032 | % FSR | | | Differential Nonlinearity (DNL) | -1 | | +1 | LSB | Guaranteed monotonic | | Offset Error | -0.1 | ±0.012 | +0.1 | % FSR | | | Offset Error Drift <sup>2</sup> | | ±4 | | ppm FSR/°C | | | Gain Error | -0.1 | ±0.004 | +0.1 | % FSR | | | Gain TC <sup>2</sup> | | ±3 | | ppm FSR/°C | | | Full-Scale Error | -0.1 | ±0.014 | +0.1 | % FSR | | | Full-Scale TC <sup>2</sup> | | ±5 | | ppm FSR/°C | | | DC Crosstalk | | 0.0005 | | % FSR | External R <sub>SET</sub> | | ACCURACY, CURRENT OUTPUT<br>(INTERNAL R <sub>SET</sub> ) | | | | | | | Total Unadjusted Error (TUE) <sup>3, 4</sup> | -0.14 | ±0.022 | +0.14 | % FSR | | | TUE Long-Term Stability | | 180 | | ppm FSR | Drift after 1000 hours, T <sub>J</sub> = 150°C | | Relative Accuracy (INL) | -0.032 | ±0.006 | +0.032 | % FSR | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | | Differential Nonlinearity (DNL) | -1 | | +1 | LSB | Guaranteed monotonic | | Offset Error <sup>3, 4</sup> | -0.1 | ±0.017 | +0.1 | % FSR | | | Offset Error Drift <sup>2</sup> | | ±6 | | ppm FSR/°C | | | Gain Error | -0.12 | ±0.004 | +0.12 | % FSR | | | Gain TC <sup>2</sup> | 31.12 | ±9 | | ppm FSR/°C | | | Full-Scale Error <sup>3, 4</sup> | -0.14 | ±0.02 | +0.14 | % FSR | | | Full-Scale TC <sup>2</sup> | 0.11 | ±14 | 10.11 | ppm FSR/°C | | | DC Crosstalk <sup>4</sup> | | -0.011 | | % FSR | Internal R <sub>SET</sub> | | OUTPUT CHARACTERISTICS, | | 0.011 | | 70 1 311 | Internative: | | CURRENT OUTPUT <sup>2</sup> | | | | | | | Current Loop Compliance Voltage | | $V_{BOOST\_x}$ – 2.4 | V <sub>BOOST_x</sub> – 2.7 | V | | | Output Current Drift vs. Time | | | | | Drift after 1000 hours, ¾ scale output, T <sub>J</sub> = 150°C | | • | | 90 | | ppm FSR | External R <sub>SET</sub> | | | | 140 | | ppm FSR | Internal R <sub>SFT</sub> | | Resistive Load | | | 1000 | Ω | The dc-to-dc converter has been characterized with a maximum load of 1 kΩ, chosen such that compliance is not exceeded; see Figure 52 and the DC-DC MaxV bits in Table 28 | | DC Output Impedance | | 100 | | ΜΩ | the DC-DC MaxV bits in Table 26 | | DC Output impedance<br>DC PSRR | | 0.02 | 1 | μΑ/V | | | REFERENCE INPUT/OUTPUT | | 0.02 | 1 | μΛ/ν | | | Reference Input <sup>2</sup> | | | | | | | Reference Input Voltage | 4.95 | 5 | 5.05 | V | For specified performance | | DC Input Impedance | 4.93 | 150 | 3.03 | $M_{\Omega}$ | For specified performance | | Reference Output | 45 | 150 | | 10177 | | | Output Voltage | 4.995 | 5 | 5.005 | V | T <sub>A</sub> = 25°C | | Reference TC <sup>2</sup> | -10 | 5<br>±5 | | | 1A = 25 C | | Output Noise (0.1 Hz to 10 Hz) <sup>2</sup> | -10 | ±5<br>7 | +10 | ppm/°C | | | • | | - | | μV p-p<br>nV/√Hz | At 10 kHz | | Noise Spectral Density <sup>2</sup> | | 100 | | | | | Output Voltage Drift vs. Time <sup>2</sup> | | 180 | | ppm | Drift after 1000 hours, T <sub>J</sub> = 150°C | | Capacitive Load <sup>2</sup> | | 1000 | | nF | Saa Finana C2 | | Load Current | | 9 | | mA | See Figure 63 | | Short-Circuit Current | | 10 | | mA | S 51 64 | | Line Regulation <sup>2</sup> | | 3 | | ppm/V | See Figure 64 | | Load Regulation <sup>2</sup> | | 95 | | ppm/mA | See Figure 63 | | Thermal Hysteresis <sup>2</sup> | | 200 | | ppm | | | Parameter <sup>1</sup> | Min | Тур | Max | Unit | Test Conditions/Comments | |--------------------------------------|-----------------|-------|-------|------|--------------------------------------------------------------------------------------------------------------------------| | DC-TO-DC CONVERTER | | | | | | | Switch | | | | | | | Switch On Resistance | | 0.425 | | Ω | | | Switch Leakage Current | | 10 | | nA | | | Peak Current Limit | | 0.8 | | Α | | | Oscillator | | | | | | | Oscillator Frequency | 11.5 | 13 | 14.5 | MHz | This oscillator is divided down to provide the dc-to-dc converter switching frequency | | Maximum Duty Cycle | | 89.6 | | % | At 410 kHz dc-to-dc switching frequency | | DIGITAL INPUTS <sup>2</sup> | | | | | JEDEC compliant | | Input High Voltage, V <sub>IH</sub> | 2 | | | V | | | Input Low Voltage, V <sub>IL</sub> | | | 0.8 | V | | | Input Current | -1 | | +1 | μΑ | Per pin | | Pin Capacitance | | 2.6 | | pF | Per pin | | DIGITAL OUTPUTS <sup>2</sup> | | | | | | | SDO, ALERT Pins | | | | | | | Output Low Voltage, Vol | | | 0.4 | V | Sinking 200 μA | | Output High Voltage, V <sub>он</sub> | $DV_{DD} - 0.5$ | | | V | Sourcing 200 μA | | High Impedance Leakage Current | -1 | | +1 | μΑ | | | High Impedance Output<br>Capacitance | | 2.5 | | pF | | | FAULT Pin | | | | | | | Output Low Voltage, Vol | | | 0.4 | lv | 10 kΩ pull-up resistor to $DV_{DD}$ | | 3 / | | 0.6 | | lv | At 2.5 mA | | Output High Voltage, V <sub>OH</sub> | 3.6 | | | V | 10 kΩ pull-up resistor to $DV_{DD}$ | | POWER REQUIREMENTS | | | | | | | $AV_DD$ | 9 | | 33 | lv | | | AVss | -26.4 | | -10.8 | lv | | | $DV_DD$ | 2.7 | | 5.5 | lv | | | AVcc | 4.5 | | 5.5 | lv | | | $AI_DD$ | | 8.6 | 10.5 | mA | Voltage output mode on all channels, outputs unloaded, over supplies | | | | 7 | 7.5 | mA | Current output mode on all channels | | Alss | -11 | -8.8 | | mA | Voltage output mode on all channels, outputs unloaded, over supplies | | | -1.7 | | | mA | Current output mode on all channels | | Dl <sub>cc</sub> | | 9.2 | 11 | mA | $V_{IH} = DV_{DD}$ , $V_{IL} = DGND$ , internal oscillator running, over supplies | | Alcc | | | 1 | mA | Outputs unloaded, over supplies | | I <sub>BOOST</sub> <sup>5</sup> | | | 2.7 | mA | Per channel, voltage output mode, outputs unloaded, over supplies | | | | | 1 | mA | Per channel, current output mode | | Power Dissipation | | 173 | | mW | $AV_{DD} = 15 \text{ V}$ , $AV_{SS} = -15 \text{ V}$ , dc-to-dc converter enabled, current output mode, outputs disabled | <sup>&</sup>lt;sup>1</sup> Temperature range: −40°C to +105°C; typical at +25°C. <sup>2</sup> Guaranteed by design and characterization; not production tested. <sup>3</sup> For current outputs with internal R<sub>SET</sub>, the offset, full-scale, and TUE measurements exclude dc crosstalk. The measurements are made with all four channels enabled and loaded with the same code. <sup>4</sup> See the Current Output Mode with Internal R<sub>SET</sub> section for more information about dc crosstalk. <sup>5</sup> Efficiency plots in Figure 54 through Figure 57 include the I<sub>SOOST</sub> quiescent current. ## **AC PERFORMANCE CHARACTERISTICS** $AV_{DD} = V_{BOOST\_x} = 15 \text{ V}; \ AV_{SS} = -15 \text{ V}; \ DV_{DD} = 2.7 \text{ V} \text{ to } 5.5 \text{ V}; \ AV_{CC} = 4.5 \text{ V} \text{ to } 5.5 \text{ V}; \ dc\text{-to-dc converter disabled}; \ AGND = DGND = GNDSW_x = 0 \text{ V}; \ REFIN = 5 \text{ V}; \ voltage \ outputs} : R_L = 2 \text{ k}\Omega, \ C_L = 220 \text{ pF}; \ current \ outputs} : R_L = 300 \ \Omega; \ all \ specifications \ T_{MIN} \ to \ T_{MAX}, \ unless \ otherwise \ noted.$ Table 2. | Parameter <sup>1</sup> | Min Typ Max | | Unit | Test Conditions/Comments | | |---------------------------------------------|-------------|-------------|------------|--------------------------------------------------------------------|-----------------------------------------------------------------------------------------------| | DYNAMIC PERFORMANCE, VOLTAGE<br>OUTPUT | | | | | | | Output Voltage Settling Time | | 11 | | μs | 5 V step to $\pm 0.03\%$ FSR, 0 V to 5 V range | | - | | | 18 | μs | 10 V step to ±0.03% FSR, 0 V to 10 V range | | Slew Rate | | 1.9 | | V/µs | 0 V to 10 V range | | Power-On Glitch Energy | | 150 | | nV-sec | | | Digital-to-Analog Glitch Energy | | 6 | | nV-sec | | | Glitch Impulse Peak Amplitude | | 25 | | mV | | | Digital Feedthrough | | 1 | | nV-sec | | | DAC-to-DAC Crosstalk | | 2 | | nV-sec | 0 V to 10 V range | | Output Noise (0.1 Hz to 10 Hz<br>Bandwidth) | | 0.01 | | LSB p-p | 12-bit LSB, 0 V to 10 V range | | Output Noise Spectral Density | 150 | | nV/√Hz | Measured at 10 kHz, midscale output, 0 V to 10 V range | | | AC PSRR | 83 | | dB | 200 mV, 50 Hz/60 Hz sine wave superimposed on power supply voltage | | | DYNAMIC PERFORMANCE, CURRENT<br>OUTPUT | | | | | | | Output Current Settling Time | | 15 | | μs | To 0.1% FSR, 0 mA to 24 mA range | | | See Tes | t Condition | s/Comments | ms | For settling times when using the dc-to-dc converter, see Figure 48, Figure 49, and Figure 50 | | Output Noise (0.1 Hz to 10 Hz<br>Bandwidth) | | 0.01 | | LSB p-p | 12-bit LSB, 0 mA to 24 mA range | | Output Noise Spectral Density | 0.5 | | nA/√Hz | Measured at 10 kHz, midscale output, 0 mA to 24 mA range | | $<sup>^{\</sup>rm 1}$ Guaranteed by design and characterization; not production tested. ## **TIMING CHARACTERISTICS** $AV_{DD} = V_{BOOST\_x} = 15 \text{ V}; AV_{SS} = -15 \text{ V}; DV_{DD} = 2.7 \text{ V} \text{ to } 5.5 \text{ V}; AV_{CC} = 4.5 \text{ V} \text{ to } 5.5 \text{ V}; dc-to-dc converter disabled}; AGND = DGND = 0.00 \text{ Converter disabled}; AGND AG$ GNDSW<sub>x</sub> = 0 V; REFIN = 5 V; voltage outputs: $R_L = 1 \text{ k}\Omega$ , $C_L = 220 \text{ pF}$ ; current outputs: $R_L = 300 \Omega$ ; all specifications $T_{MIN}$ to $T_{MAX}$ , unless otherwise noted. Table 3. | Parameter <sup>1, 2, 3</sup> | Limit at T <sub>MIN</sub> , T <sub>MAX</sub> | Unit | Description | |------------------------------|----------------------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------| | t <sub>1</sub> | 33 | ns min | SCLK cycle time | | $t_2$ | 13 | ns min | SCLK high time | | $t_3$ | 13 | ns min | SCLK low time | | t <sub>4</sub> | 13 | ns min | SYNC falling edge to SCLK falling edge setup time | | <b>t</b> <sub>5</sub> | 13 | ns min | 24th/32nd SCLK falling edge to SYNC rising edge (see Figure 77) | | t <sub>6</sub> | 198 | ns min | SYNC high time after a configuration write | | | 5 | μs min | SYNC high time after a DAC update write | | $t_7$ | 5 | ns min | Data setup time | | t <sub>8</sub> | 5 | ns min | Data hold time | | <b>t</b> 9 | 20 | μs min | SYNC rising edge to LDAC falling edge (applies to any channel that has digital slew rate control enabled; single DAC updated) | | | 5 | μs min | SYNC rising edge to LDAC falling edge (single DAC updated) | | t <sub>10</sub> | 10 | ns min | LDAC pulse width low | | t <sub>11</sub> | 500 | ns max | LDAC falling edge to DAC output response time | | t <sub>12</sub> | See Table 2 | μs max | DAC output settling time | | t <sub>13</sub> | 10 | ns min | CLEAR high time | | t <sub>14</sub> | 5 | μs max | CLEAR activation time | | t <sub>15</sub> | 40 | ns max | SCLK rising edge to SDO valid | | t <sub>16</sub> | 5 | μs min | $\overline{\text{SYNC}}$ rising edge to DAC output response time ( $\overline{\text{LDAC}} = 0$ ) (Single DAC updated) | | t <sub>17</sub> | 500 | ns min | LDAC falling edge to SYNC rising edge | | t <sub>18</sub> | 800 | ns min | RESET pulse width | | t <sub>19</sub> | | | SYNC high to next SYNC low (Single DAC updated) | | | 20 | μs min | Digital slew rate control enabled | | | 5 | μs min | Digital slew rate control disabled | <sup>&</sup>lt;sup>1</sup> Guaranteed by design and characterization; not production tested. <sup>&</sup>lt;sup>2</sup> All input signals are specified with $t_{RISE} = t_{FALL} = 5$ ns (10% to 90% of DV<sub>DD</sub>) and timed from a voltage level of 1.2 V. <sup>3</sup> See Figure 3, Figure 4, Figure 6, and Figure 7. ## **Timing Diagrams** SDO <sup>1</sup>IF FIRST SCLK IS NEGATIVE EDGE WITHIN SYNC FRAME OF NOP CONDITION, 7 DONT CARE BITS + 16 DATA BITS CLOCKED OUT (TOTAL 23 BITS). IF FIRST SCLK IS POSITIVE EDGE WITHIN SYNC FRAME OF NOP CONDITION, 8 DONT CARE BITS + 16 DATA BITS CLOCKED OUT (TOTAL 24 BITS). SEE THE READBACK OPERATION SECTION FOR FURTHER INFORMATION. UNDEFINED Figure 4. Readback Timing Diagram (Packet Error Checking Disabled) MSB LSB SELECTED REGISTER DATA CLOCKED OUT1 <sup>1</sup>IF FIRST SCLK IS NEGATIVE EDGE WITHIN SYNC FRAME OF NOP CONDITION, 7 DONT CARE BITS + 16 DATA BITS CLOCKED OUT + 8 CRC BITS (TOTAL 31 BITS). IF FIRST SCLK IS POSITIVE EDGE WITHIN SYNC FRAME OF NOP CONDITION, 8 DONT CARE BITS + 16 DATA BITS CLOCKED OUT + 8 CRC BITS (TOTAL 32 BITS). <sup>2</sup>AVOID SCLK ACTIVITY DURING t<sub>6</sub> AS IT MAY RESULT IN A PEC ERROR ON READBACK. SEE THE READBACK OPERATION AND PACKET ERROR CHECKING SECTIONS FOR FURTHER INFORMATION. Figure 5. Readback Timing Diagram (Packet Error Checking Enabled) Figure 6. Status Readback During Write, Timing Diagram Figure 7. Load Circuit for SDO Timing Diagrams # **ABSOLUTE MAXIMUM RATINGS** $T_A = 25$ °C, unless otherwise noted. Transient currents of up to 100 mA do not cause SCR latch-up. Table 4. | 1 able 4. | | |-------------------------------------------------------|----------------------------------------------------------------------------------| | Parameter | Rating | | AV <sub>DD</sub> , V <sub>BOOST_x</sub> to AGND, DGND | −0.3 V to +33 V | | AV <sub>SS</sub> to AGND, DGND | +0.3 V to -28 V | | AV <sub>DD</sub> to AV <sub>SS</sub> | −0.3 V to +60 V | | AV <sub>CC</sub> to AGND | −0.3 V to +7 V | | DV <sub>DD</sub> to DGND | −0.3 V to +7 V | | Digital Inputs to DGND | -0.3 V to DV <sub>DD</sub> + 0.3 V or +7 V<br>(whichever is less) | | Digital Outputs to DGND | $-0.3 \text{ V to DV}_{DD} + 0.3 \text{ V or } +7 \text{ V}$ (whichever is less) | | REFIN, REFOUT to AGND | $-0.3 \text{ V to AV}_{DD} + 0.3 \text{ V or } +7 \text{ V}$ (whichever is less) | | $V_{\text{OUT\_x}}$ to AGND | AV <sub>ss</sub> to V <sub>BOOST_x</sub> or 33 V if using the dc-to-dc converter | | +V <sub>SENSE_x</sub> , -V <sub>SENSE_x</sub> to AGND | AV <sub>SS</sub> to V <sub>BOOST_x</sub> or 33 V if using the dc-to-dc converter | | I <sub>OUT_x</sub> to AGND | AVss to VBOOST_x or 33 V if using the dc-to-dc converter | | $SW_x$ to AGND | −0.3 V to +33 V | | AGND, GNDSW <sub>x</sub> to DGND | −0.3 V to +0.3 V | | Operating Temperature Range (T <sub>A</sub> ) | | | Industrial <sup>1</sup> | −40°C to +105°C | | Storage Temperature Range | −65°C to +150°C | | Junction Temperature (T <sub>J</sub> max) | 125°C | | Power Dissipation | (Τ <sub>J</sub> max – Τ <sub>A</sub> )/θ <sub>JA</sub> | | Lead Temperature | JEDEC industry standard | | Soldering | J-STD-020 | $<sup>^{\</sup>rm l}$ Power dissipated on chip must be derated to keep the junction temperature below 125°C. Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ## THERMAL RESISTANCE Junction-to-air thermal resistance ( $\theta_{JA}$ ) is specified for a JEDEC 4-layer test board. **Table 5. Thermal Resistance** | Package Type | θ <sub>JA</sub> | Unit | |-------------------------|-----------------|------| | 64-Lead LFCSP (CP-64-3) | 28 | °C/W | #### **ESD CAUTION** **ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality. # PIN CONFIGURATION AND FUNCTION DESCRIPTIONS 1. THE EXPOSED PADDLE SHOULD BE CONNECTED TO THE POTENTIAL OF THE AV $_{\rm SS}$ PIN, OR, ALTERNATIVELY, IT CAN BE LEFT ELECTRICALLY UNCONNECTED. IT IS RECOMMENDED THAT THE PADDLE BE THERMALLY CONNECTED TO A COPPER PLANE FOR ENHANCED THERMAL PERFORMANCE. Figure 8. Pin Configuration 09961 **Table 6. Pin Function Descriptions** | Pin No. | Mnemonic | Description | |---------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | R <sub>SET_B</sub> | An external, precision, low drift, $15 \text{ k}\Omega$ current setting resistor can be connected to this pin to improve the $l_{OUT\_B}$ temperature drift performance. For more information, see the External Current Setting Resistor section. | | 2 | R <sub>SET_A</sub> | An external, precision, low drift, $15 \text{ k}\Omega$ current setting resistor can be connected to this pin to improve the $I_{OUT\_A}$ temperature drift performance. For more information, see the External Current Setting Resistor section. | | 3 | REFGND | Ground Reference Point for Internal Reference. | | 4 | REFGND | Ground Reference Point for Internal Reference. | | 5 | AD0 | Address Decode for the Device Under Test (DUT) on the Board. | | 6 | AD1 | Address Decode for the DUT on the Board. It is not recommended to tie both AD1 and AD0 low when using PEC, see the Packet Error Checking section. | | 7 | SYNC | Frame Synchronization Signal for the Serial Interface. Active low input. When SYNC is low, data is clocked into the input shift register on the falling edge of SCLK. | | 8 | SCLK | Serial Clock Input. Data is clocked into the input shift register on the falling edge of SCLK. The serial interface operates at clock speeds of up to 30 MHz. | | 9 | SDIN | Serial Data Input. Data must be valid on the falling edge of SCLK. | | 10 | SDO | Serial Data Output. Used to clock data from the serial register in readback mode (see Figure 4 and Figure 6). | | 11 | $DV_DD$ | Digital Supply Pin. The voltage range is from 2.7 V to 5.5 V. | | 12 | DGND | Digital Ground. | | 13 | LDAC | Load DAC. This active low input is used to update the DAC register and, consequently, the DAC outputs. When LDAC is tied permanently low, the addressed DAC data register is updated on the rising edge of SYNC. If LDAC is held high during the write cycle, the DAC input register is updated, but the DAC output is updated only on the falling edge of LDAC (see Figure 3). Using this mode, all analog outputs can be updated simultaneously. The LDAC pin must not be left unconnected. | | Pin No. | Mnemonic | Description | | | | | | | |---------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | 14 | CLEAR | Active High, Edge Sensitive Input. When this pin is asserted, the output current and voltage are set to the programmed clear code bit setting. Only channels enabled to be cleared are cleared. For more information, see | | | | | | | | 15 | ALERT | the Asynchronous Clear section. When CLEAR is active, the DAC output register cannot be written to. Active High Output. This pin is asserted when there is no SPI activity on the interface pins for a preset time. For more information, see the Alert Output section. | | | | | | | | 16 | FAULT | Active Low, Open-Drain Output. This pin is asserted low when any of the following conditions is detected: open circuit in current mode; short circuit in voltage mode; PEC error; or an overtemperature condition (see the Fault Output section). | | | | | | | | 17 | POC | Power-On Condition. This pin determines the power-on condition and is read during power-on and after a device reset. If $POC = 0$ , the device is powered up with the voltage and current channels in tristate mode. If $POC = 1$ , the device is powered up with a 30 k $\Omega$ pull-down resistor to ground on the voltage output channel, and the current channel is in tristate mode. | | | | | | | | 18 | RESET | Hardware Reset, Active Low Input. | | | | | | | | 19 | $AV_{DD}$ | Positive Analog Supply Pin. The voltage range is from 9 V to 33 V. | | | | | | | | 20 | COMP <sub>LV_A</sub> | Optional Compensation Capacitor Connection for $V_{OUT\_A}$ Output Buffer. Connecting a 220 pF capacitor between this pin and the $V_{OUT\_A}$ pin allows the voltage output to drive up to 2 $\mu$ F. Note that the addition of this capacitor reduces the bandwidth of the output amplifier, increasing the settling time. | | | | | | | | 21 | -V <sub>SENSE_</sub> A | Sense Connection for the Negative Voltage Output Load Connection for $V_{OUT\_A}$ . This pin must stay within $\pm 3.0 \text{V}$ of AGND for specified operation. | | | | | | | | 22 | +V <sub>SENSE_A</sub> | Sense Connection for the Positive Voltage Output Load Connection for $V_{OUT\_A}$ . The difference in voltage between this pin and the $V_{OUT\_A}$ pin is added directly to the headroom requirement. | | | | | | | | 23 | COMP <sub>DCDC_A</sub> | DC-to-DC Compensation Capacitor. Connect a 10 nF capacitor from this pin to ground. Used to regulate the feedback loop of the Channel A dc-to-dc converter. Alternatively, if using an external compensation resistor, place a resistor in series with a capacitor to ground from this pin. For more information, see the DC-to-DC Converter Compensation Capacitors section and the Al <sub>CC</sub> Supply Requirements—Slewing section. | | | | | | | | 24 | V <sub>BOOST_A</sub> | Supply for Channel A Current Output Stage (see Figure 72). This pin is also the supply for the V <sub>OUT_A</sub> stage, which is regulated to 15 V by the dc-to-dc converter. To use the dc-to-dc converter, connect this pin as shown in Figure 78. | | | | | | | | 25 | <b>V</b> OUT_A | Buffered Analog Output Voltage for DAC Channel A. | | | | | | | | 26 | I <sub>OUT_A</sub> | Current Output Pin for DAC Channel A. | | | | | | | | 27 | AVss | Negative Analog Supply Pin. The voltage range is from $-10.8\mathrm{V}$ to $-26.4\mathrm{V}$ . | | | | | | | | 28 | COMP <sub>LV_B</sub> | Optional Compensation Capacitor Connection for $V_{OUT\_B}$ Output Buffer. Connecting a 220 pF capacitor between this pin and the $V_{OUT\_B}$ pin allows the voltage output to drive up to 2 $\mu$ F. Note that the addition of this capacitor reduces the bandwidth of the output amplifier, increasing the settling time. | | | | | | | | 29 | −V <sub>SENSE_B</sub> | Sense Connection for the Negative Voltage Output Load Connection for $V_{\text{OUT\_B}}$ . This pin must stay within $\pm 3.0 \text{V}$ of AGND for specified operation. | | | | | | | | 30 | +Vsense_b | Sense Connection for the Positive Voltage Output Load Connection for V <sub>OUT_B</sub> . The difference in voltage between this pin and the V <sub>OUT_B</sub> pin is added directly to the headroom requirement. | | | | | | | | 31 | V <sub>OUT_B</sub> | Buffered Analog Output Voltage for DAC Channel B. | | | | | | | | 32 | COMP <sub>DCDC_B</sub> | DC-to-DC Compensation Capacitor. Connect a 10 nF capacitor from this pin to ground. Used to regulate the feedback loop of the Channel B dc-to-dc converter. Alternatively, if using an external compensation resistor, place a resistor in series with a capacitor to ground from this pin. For more information, see the DC-to-DC Converter Compensation Capacitors section and the Alcc Supply Requirements—Slewing section. | | | | | | | | 33 | <b>l</b> out_B | Current Output Pin for DAC Channel B. | | | | | | | | 34 | $V_{BOOST\_B}$ | Supply for Channel B Current Output Stage (see Figure 72). This pin is also the supply for the V <sub>OUT_B</sub> stage, which is regulated to 15 V by the dc-to-dc converter. To use the dc-to-dc converter, connect this pin as shown in Figure 78. | | | | | | | | 35 | AGND | Ground Reference Point for Analog Circuitry. This pin must be connected to 0 V. | | | | | | | | 36 | SW <sub>B</sub> | Switching Output for Channel B DC-to-DC Circuitry. To use the dc-to-dc converter, connect this pin as shown in Figure 78. | | | | | | | | 37 | GNDSW <sub>B</sub> | Ground Connection for DC-to-DC Switching Circuit. This pin should always be connected to ground. | | | | | | | | 38 | GNDSW <sub>A</sub> | Ground Connection for DC-to-DC Switching Circuit. This pin should always be connected to ground. | | | | | | | | 39 | SW <sub>A</sub> | Switching Output for Channel A DC-to-DC Circuitry. To use the dc-to-dc converter, connect this pin as shown in Figure 78. | | | | | | | | 40 | AV <sub>SS</sub> | Negative Analog Supply Pin. The voltage range is from –10.8 V to –26.4 V. | | | | | | | | 41 | SW <sub>D</sub> | Switching Output for Channel D DC-to-DC Circuitry. To use the dc-to-dc converter, connect this pin as shown in Figure 78. | | | | | | | | 42 | $GNDSW_D$ | Ground Connection for DC-to-DC Switching Circuit. This pin should always be connected to ground. | | | | | | | | Pin No. | Mnemonic | Description | | | | | | | |---------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | 43 | GNDSW <sub>C</sub> | Ground Connection for DC-to-DC Switching Circuit. This pin should always be connected to ground. | | | | | | | | 44 | SWc | Switching Output for Channel C DC-to-DC Circuitry. To use the dc-to-dc converter, connect this pin as shown in Figure 78. | | | | | | | | 45 | <b>AV</b> cc | Supply for DC-to-DC Circuitry. The voltage range is from 4.5 V to 5.5 V. | | | | | | | | 46 | V <sub>BOOST_C</sub> | Supply for Channel C Current Output Stage (see Figure 72). This pin is also the supply for the Vout_c stage, which is regulated to 15 V by the dc-to-dc converter. To use the dc-to-dc converter, connect this pin as shown in Figure 78. | | | | | | | | 47 | lout_c | Current Output Pin for DAC Channel C. | | | | | | | | 48 | COMP <sub>DCDC_C</sub> | DC-to-DC Compensation Capacitor. Connect a 10 nF capacitor from this pin to ground. Used to regulate the feedback loop of the Channel C dc-to-dc converter. Alternatively, if using an external compensation resistor, place a resistor in series with a capacitor to ground from this pin. For more information, see the DC-to-DC Converter Compensation Capacitors section and the Alcc Supply Requirements—Slewing section. | | | | | | | | 49 | V <sub>OUT_C</sub> | Buffered Analog Output Voltage for DAC Channel C. | | | | | | | | 50 | +V <sub>SENSE_C</sub> | Sense Connection for the Positive Voltage Output Load Connection for $V_{OUT\_C}$ . The difference in voltage between this pin and the $V_{OUT\_C}$ pin is added directly to the headroom requirement. | | | | | | | | 51 | -V <sub>SENSE_C</sub> | Sense Connection for the Negative Voltage Output Load Connection for $V_{\text{OUT\_C}}$ . This pin must stay within $\pm 3.0 \text{V}$ of AGND for specified operation. | | | | | | | | 52 | COMP <sub>LV_C</sub> | Optional Compensation Capacitor Connection for $V_{OUT\_C}$ Output Buffer. Connecting a 220 pF capacitor between this pin and the $V_{OUT\_C}$ pin allows the voltage output to drive up to 2 $\mu$ F. Note that the addition of this capacitor reduces the bandwidth of the output amplifier, increasing the settling time. | | | | | | | | 53 | $AV_{SS}$ | Negative Analog Supply Pin. The voltage range is from -10.8 V to -26.4 V. | | | | | | | | 54 | I <sub>OUT_D</sub> | Current Output Pin for DAC Channel D. | | | | | | | | 55 | $V_{OUT\_D}$ | Buffered Analog Output Voltage for DAC Channel D. | | | | | | | | 56 | $V_{BOOST\_D}$ | Supply for Channel D Current Output Stage (see Figure 72). This pin is also the supply for the Vout batage, which is regulated to 15 V by the dc-to-dc converter. To use the dc-to-dc converter, connect this pin as shown in Figure 78. | | | | | | | | 57 | COMP <sub>DCDC_D</sub> | DC-to-DC Compensation Capacitor. Connect a 10 nF capacitor from this pin to ground. Used to regulate the feedback loop of the Channel D dc-to-dc converter. Alternatively, if using an external compensation resistor, place a resistor in series with a capacitor to ground from this pin. For more information, see the DC-to-DC Converter Compensation Capacitors section and the Alcc Supply Requirements—Slewing section. | | | | | | | | 58 | +Vsense_d | Sense Connection for the Positive Voltage Output Load Connection for V <sub>OUT_D</sub> . The difference in voltage between this pin and the V <sub>OUT_D</sub> pin is added directly to the headroom requirement. | | | | | | | | 59 | -V <sub>SENSE_D</sub> | Sense Connection for the Negative Voltage Output Load Connection for $V_{OUT\_D}$ . This pin must stay within $\pm 3.0 \text{V}$ of AGND for specified operation. | | | | | | | | 60 | COMP <sub>LV_D</sub> | Optional Compensation Capacitor Connection for $V_{OUT\_D}$ Output Buffer. Connecting a 220 pF capacitor between this pin and the $V_{OUT\_D}$ pin allows the voltage output to drive up to 2 $\mu$ F. Note that the addition of this capacitor reduces the bandwidth of the output amplifier, increasing the settling time. | | | | | | | | 61 | REFIN | External Reference Voltage Input. | | | | | | | | 62 | REFOUT | Internal Reference Voltage Output. It is recommended that a 0.1 µF capacitor be placed between REFOUT and REFGND. | | | | | | | | 63 | R <sub>SET_D</sub> | An external, precision, low drift, 15 k $\Omega$ current setting resistor can be connected to this pin to improve the $I_{OUT\_D}$ temperature drift performance. For more information, see the External Current Setting Resistor section. | | | | | | | | 64 | R <sub>SET_C</sub> | An external, precision, low drift, 15 k $\Omega$ current setting resistor can be connected to this pin to improve the $l_{OUT\_C}$ temperature drift performance. For more information, see the External Current Setting Resistor section. | | | | | | | | | EPAD | Exposed Pad. The exposed paddle should be connected to the potential of the AV <sub>SS</sub> pin, or, alternatively, it can be left electrically unconnected. It is recommended that the paddle be thermally connected to a copper plane for enhanced thermal performance. | | | | | | | # TYPICAL PERFORMANCE CHARACTERISTICS #### **VOLTAGE OUTPUTS** Figure 9. Integral Nonlinearity Error vs. DAC Code Figure 10. Differential Nonlinearity Error vs. DAC Code Figure 11. Total Unadjusted Error vs. DAC Code Figure 12. Integral Nonlinearity Error vs. Temperature Figure 13. Differential Nonlinearity Error vs. Temperature Figure 14. Total Unadjusted Error vs. Temperature Figure 15. Full-Scale Error vs. Temperature Figure 16. Offset Error vs. Temperature Figure 17. Bipolar Zero Error vs. Temperature Figure 18. Gain Error vs. Temperature Figure 19. Zero-Scale Error vs. Temperature Figure 20. Integral Nonlinearity Error vs. Supply Figure 21. Differential Nonlinearity Error vs. Supply Figure 22. Total Unadjusted Error vs. Supply Figure 23. Source and Sink Capability of the Output Amplifier Figure 24. Full-Scale Positive Step Figure 25. Full-Scale Negative Step Figure 26. Digital-to-Analog Glitch Figure 27. Peak-to-Peak Noise (0.1 Hz to 10 Hz Bandwidth) Figure 28. Peak-to-Peak Noise (100 kHz Bandwidth) Figure 29. Voltage vs. Time on Power-Up Figure 30. Voltage vs. Time on Output Enable Figure 31. Vout\_x PSRR vs. Frequency #### **CURRENT OUTPUTS** Figure 32. Integral Nonlinearity Error vs. DAC Code Figure 33. Differential Nonlinearity Error vs. DAC Code Figure 34. Total Unadjusted Error vs. DAC Code Figure 35. Integral Nonlinearity Error vs. Temperature, Internal R<sub>SET</sub> Figure 36. Integral Nonlinearity Error vs. Temperature, External RSET Figure 37. Differential Nonlinearity Error vs. Temperature Figure 38. Total Unadjusted Error vs. Temperature Figure 39. Full-Scale Error vs. Temperature Figure 40. Gain Error vs. Temperature Figure 41. Integral Nonlinearity Error vs. Supply, External RSET Figure 42. Integral Nonlinearity Error vs. Supply, Internal RSET Figure 43. Differential Nonlinearity Error vs. Supply Figure 44. Total Unadjusted Error vs. Supply, External RSET Figure 45. Total Unadjusted Error vs. Supply, Internal RSET Figure 46. Current vs. Time on Power-Up Figure 47. Current vs. Time on Output Enable Figure 48. Output Current and V<sub>BOOST\_x</sub> Settling Time with DC-to-DC Converter (See Figure 78) Figure 49. Output Current Settling Time with DC-to-DC Converter over Temperature (See Figure 78) Figure 50. Output Current Settling Time with DC-to-DC Converter over AVcc (See Figure 78) Figure 51. Output Current, AC-Coupled vs. Time with DC-to-DC Converter (See Figure 78) Figure 53. IOUT\_x PSRR vs. Frequency #### **DC-TO-DC CONVERTER** Figure 54. Efficiency at VBOOST\_x vs. Output Current (See Figure 78) Figure 55. Efficiency at V<sub>BOOST\_x</sub> vs. Temperature (See Figure 78) Figure 56. Output Efficiency vs. Output Current (See Figure 78) Figure 57. Output Efficiency vs. Temperature (See Figure 78) Figure 58. Switch Resistance vs. Temperature #### **REFERENCE** Figure 59. REFOUT Voltage Turn-On Transient Figure 60. REFOUT Output Noise (0.1 Hz to 10 Hz Bandwidth) Figure 61. REFOUT Output Noise (100 kHz Bandwidth) Figure 62. REFOUT Voltage vs. Temperature (When the AD5735 is soldered onto a PCB, the reference shifts due to thermal shock on the package. The average output voltage shift is –4 mV. Measurement of these parts after seven days shows that the outputs typically shift back 2 mV toward their initial values. This second shift is due to the relaxation of stress incurred during soldering.) Figure 63. REFOUT Voltage vs. Load Current Figure 64. REFOUT Voltage vs. AVDD ## **GENERAL** Figure 65. Dlcc vs. Logic Input Voltage Figure 66. Supply Current (Aldd/Alss) vs. Supply Voltage (AVd/AVss) Figure 67. Supply Current (AlDD) vs. Supply Voltage (AVDD) Figure 68. Internal Oscillator Frequency vs. Temperature Figure 69. Internal Oscillator Frequency vs. $DV_{DD}$ Supply Voltage # TERMINOLOGY #### Relative Accuracy or Integral Nonlinearity (INL) Relative accuracy, or integral nonlinearity (INL), is a measure of the maximum deviation from the best fit line through the DAC transfer function. INL is expressed in percent of full-scale range (% FSR). Typical INL vs. code plots are shown in Figure 9 and Figure 32. #### Differential Nonlinearity (DNL) Differential nonlinearity (DNL) is the difference between the measured change and the ideal 1 LSB change between any two adjacent codes. A specified DNL of $\pm 1$ LSB maximum ensures monotonicity. The AD5735 is guaranteed monotonic by design. Typical DNL vs. code plots are shown in Figure 10 and Figure 33. #### Monotonicity A DAC is monotonic if the output either increases or remains constant for increasing digital input code. The AD5735 is monotonic over its full operating temperature range. #### Negative Full-Scale Error or Zero-Scale Error Negative full-scale error is the error in the DAC output voltage when 0x0000 (straight binary coding) is loaded to the DAC register. #### **Zero-Scale Temperature Coefficient (TC)** Zero-scale TC is a measure of the change in zero-scale error with a change in temperature. Zero-scale TC is expressed in ppm FSR/°C. #### **Bipolar Zero Error** Bipolar zero error is the deviation of the analog output from the ideal half-scale output of 0 V when the DAC register is loaded with 0x8000 (straight binary coding). #### **Bipolar Zero Temperature Coefficient (TC)** Bipolar zero TC is a measure of the change in the bipolar zero error with a change in temperature. It is expressed in ppm FSR/°C. #### **Offset Error** In voltage output mode, offset error is the deviation of the analog output from the ideal quarter-scale output when the DAC is configured for a bipolar output range and the DAC register is loaded with 0x4000 (straight binary coding). In current output mode, offset error is the deviation of the analog output from the ideal zero-scale output when all DAC registers are loaded with 0x0000. #### Offset Error Drift or Offset TC Offset error drift, or offset TC, is a measure of the change in offset error with changes in temperature and is expressed in ppm FSR/°C. #### **Gain Error** Gain error is a measure of the span error of the DAC. It is the deviation in slope of the DAC transfer function from the ideal, expressed in % FSR. #### **Gain Temperature Coefficient (TC)** Gain TC is a measure of the change in gain error with changes in temperature and is expressed in ppm FSR/°C. #### Full-Scale Error Full-scale error is a measure of the output error when full-scale code is loaded to the DAC register. Ideally, the output should be full-scale -1 LSB. Full-scale error is expressed in % FSR. #### **Full-Scale Temperature Coefficient (TC)** Full-scale TC is a measure of the change in full-scale error with changes in temperature and is expressed in ppm FSR/°C. #### **Total Unadjusted Error (TUE)** Total unadjusted error (TUE) is a measure of the output error that includes all the error measurements: INL error, offset error, gain error, temperature, and time. TUE is expressed in % FSR. #### **DC Crosstalk** DC crosstalk is the dc change in the output level of one DAC in response to a change in the output of another DAC. It is measured with a full-scale output change on one DAC while monitoring another DAC, which is at midscale. #### **Current Loop Compliance Voltage** The current loop compliance voltage is the maximum voltage at the $I_{\text{OUT\_x}}$ pin for which the output current is equal to the programmed value. #### **Voltage Reference Thermal Hysteresis** Voltage reference thermal hysteresis is the difference in output voltage measured at $+25^{\circ}$ C compared to the output voltage measured at $+25^{\circ}$ C after cycling the temperature from $+25^{\circ}$ C to $-40^{\circ}$ C to $+105^{\circ}$ C and back to $+25^{\circ}$ C. The hysteresis is specified in ppm. #### **Output Voltage Settling Time** Output voltage settling time is the amount of time it takes for the output to settle to a specified level for a full-scale input change. Plots of settling time are shown in Figure 24, Figure 49, and Figure 50. #### **Slew Rate** The slew rate of a device is a limitation in the rate of change of the output voltage. The output slewing speed of a voltage output DAC is usually limited by the slew rate of the amplifier used at its output. Slew rate is measured from 10% to 90% of the output signal and is given in $V/\mu s$ . ## **Power-On Glitch Energy** Power-on glitch energy is the impulse injected into the analog output when the AD5735 is powered on. It is specified as the area of the glitch in nV-sec (see Figure 29 and Figure 46). #### Digital-to-Analog Glitch Energy Digital-to-analog glitch energy is the impulse injected into the analog output when the input code in the DAC register changes state but the output voltage remains constant. It is normally specified as the area of the glitch in nV-sec and is measured when the digital input code is changed by 1 LSB at the major carry transition (~0x7FFF to 0x8000). See Figure 26. #### Glitch Impulse Peak Amplitude Glitch impulse peak amplitude is the peak amplitude of the impulse injected into the analog output when the input code in the DAC register changes state. It is specified as the amplitude of the glitch in mV and is measured when the digital input code is changed by 1 LSB at the major carry transition (~0x7FFF to 0x8000). See Figure 26. #### Digital Feedthrough Digital feedthrough is a measure of the impulse injected into the analog output of the DAC from the digital inputs of the DAC but is measured when the DAC output is not updated. It is specified in nV-sec and measured with a full-scale code change on the data bus. #### **DAC-to-DAC Crosstalk** DAC-to-DAC crosstalk is the glitch impulse transferred to the output of one DAC due to a digital code change and a subsequent output change of another DAC. DAC-to-DAC crosstalk includes both digital and analog crosstalk. It is measured by loading one DAC with a full-scale code change (all 0s to all 1s and vice versa) with $\overline{\text{LDAC}}$ low while monitoring the output of another DAC. The energy of the glitch is expressed in nV-sec. #### Power Supply Rejection Ratio (PSRR) PSRR indicates how the output of the DAC is affected by changes in the power supply voltage. #### **Reference Temperature Coefficient (TC)** Reference TC is a measure of the change in the reference output voltage with changes in temperature. It is expressed in ppm/°C. #### Line Regulation Line regulation is the change in the reference output voltage due to a specified change in supply voltage. It is expressed in ppm/V. #### **Load Regulation** Load regulation is the change in the reference output voltage due to a specified change in load current. It is expressed in ppm/mA. #### DC-to-DC Converter Headroom DC-to-DC converter headroom is the difference between the voltage required at the current output and the voltage supplied by the dc-to-dc converter (see Figure 52). #### **Output Efficiency** Output efficiency is defined as the ratio of the power delivered to a channel's load and the power delivered to the channel's dc-to-dc input. The $V_{\text{BOOST}\_x}$ quiescent current is considered part of the dc-to-dc converter's losses. $$\frac{{I_{OUT}}^2 \times R_{LOAD}}{AV_{CC} \times AI_{CC}}$$ #### Efficiency at VBOOST\_x The efficiency at $V_{BOOST\_x}$ is defined as the ratio of the power delivered to a channel's $V_{BOOST\_x}$ supply and the power delivered to the channel's dc-to-dc input. The $V_{BOOST\_x}$ quiescent current is considered part of the dc-to-dc converter's losses. $$\frac{I_{OUT} \times V_{BOOST\_x}}{AV_{CC} \times AI_{CC}}$$ # THEORY OF OPERATION The AD5735 is a quad, precision digital-to-current loop and voltage output converter designed to meet the requirements of industrial process control applications. It provides a high precision, fully integrated, low cost, single-chip solution for generating current loop and unipolar/bipolar voltage outputs. The current ranges available are 0 mA to 20 mA, 4 mA to 20 mA, and 0 mA to 24 mA. The voltage ranges available are 0 V to 5 V, $\pm 5$ V, 0 V to 10 V, and $\pm 10$ V. The current and voltage outputs are available on separate pins, and only one output is active at any one time. The output configuration is user-selectable via the DAC control register. On-chip dynamic power control minimizes package power dissipation in current mode (see the Dynamic Power Control section). #### **DAC ARCHITECTURE** The DAC core architecture of the AD5735 consists of two matched DAC sections. A simplified circuit diagram is shown in Figure 70. The four MSBs of the 12-bit data-word are decoded to drive 15 switches, E1 to E15. Each switch connects one of 15 matched resistors either to ground or to the reference buffer output. The remaining eight bits of the data-word drive Switch S0 to Switch S7 of an 8-bit voltage mode R-2R ladder network. Figure 70. DAC Ladder Structure The voltage output from the DAC core can be - Buffered and scaled to output a software selectable unipolar or bipolar voltage range (see Figure 71) - Converted to a current, which is then mirrored to the supply rail so that the application sees only a current source output (see Figure 72) Both the voltage and current outputs are supplied by $V_{BOOST\_x}$ . The current and voltage are output on separate pins and cannot be output simultaneously. The current and voltage output pins of a channel can be tied together (see the Voltage and Current Output Pins on the Same Terminal section). Figure 71. Voltage Output Figure 72. Voltage-to-Current Conversion Circuitry #### **Voltage Output Amplifier** The voltage output amplifier is capable of generating both unipolar and bipolar output voltages. It is capable of driving a load of 1 k $\Omega$ in parallel with 1 $\mu$ F (with an external compensation capacitor) to AGND. The source and sink capabilities of the output amplifier are shown in Figure 23. The slew rate is 1.9 V/ $\mu$ s with a full-scale settling time of 18 $\mu$ s max (10 V step). If remote sensing of the load is not required, connect +V<sub>SENSE\_X</sub> directly to V<sub>OUT\_X</sub>, and connect -V<sub>SENSE\_X</sub> directly to AGND. -V<sub>SENSE\_X</sub> must stay within ±3.0 V of AGND for specified operation. The difference in voltage between +V<sub>SENSE\_X</sub> and V<sub>OUT\_X</sub> should be added directly to the headroom requirement. #### **Driving Large Capacitive Loads** The voltage output amplifier is capable of driving capacitive loads of up to 2 $\mu F$ with the addition of a 220 pF, nonpolarized compensation capacitor on each channel. The 220 pF capacitor is connected between the COMP<sub>LV\_x</sub> pin and the V<sub>OUT\_x</sub> pin. Care should be taken to choose an appropriate value of compensation capacitor. This capacitor, while allowing the AD5735 to drive higher capacitive loads and reduce overshoot, increases the settling time of the part and, therefore, affects the bandwidth of the system. Without the compensation capacitor, capacitive loads of up to 10 nF can be driven. #### **Reference Buffers** The AD5735 can operate with either an external or internal reference. The reference input requires a 5 V reference for specified performance. This input voltage is then buffered before it is applied to the DAC. #### POWER-ON STATE OF THE AD5735 On initial power-up of the AD5735, the state of the power-on reset circuit is dependent on the power-on condition (POC) pin. - If POC = 0, both the voltage output and current output channels power up in tristate mode. - If POC = 1, the voltage output channel powers up with a 30 k $\Omega$ pull-down resistor to ground, and the current output channel powers up in tristate mode. The output ranges are not enabled, but the default output range is 0 V to 5 V, and the clear code register is loaded with all 0s. Therefore, if the user clears the part after power-up, the output is actively driven to 0 V if the channel has been enabled for clear. After device power on, or a device reset, it is recommended to wait $100\,\mu s$ or more before writing to the device to allow time for internal calibrations to take place. #### **SERIAL INTERFACE** The AD5735 is controlled by a versatile 3-wire serial interface that operates at clock rates of up to 30 MHz and is compatible with SPI, QSPI, MICROWIRE, and DSP standards. Data coding is always straight binary. # **Input Shift Register** The input shift register is 24 bits wide. Data is loaded into the device MSB first as a 24-bit word under the control of the serial clock input, SCLK. Data is clocked in on the falling edge of SCLK. If packet error checking (PEC) is enabled, an additional eight bits must be written to the AD5735, creating a 32-bit serial interface (see the Packet Error Checking section). The DAC outputs can be updated in one of two ways: individual DAC updating or simultaneous updating of all DACs. #### **Individual DAC Updating** To update an individual DAC, LDAC is held low while data is clocked into the DAC data register. The addressed DAC output is updated on the rising edge of SYNC. See Table 3 and Figure 3 for timing information. #### Simultaneous Updating of All DACs To update all DACs simultaneously, LDAC is held high while data is clocked into the DAC data register. After $\overline{\text{LDAC}}$ is taken high, only the first write to the DAC data register of each channel is valid; subsequent writes to the DAC data register are ignored, although these subsequent writes are returned if a readback is initiated. All DAC outputs are updated by taking $\overline{\text{LDAC}}$ low after $\overline{\text{SYNC}}$ is taken high. Figure 73. Simplified Serial Interface of the Input Loading Circuitry for One DAC Channel #### TRANSFER FUNCTION Table 7 shows the input code to ideal output voltage relationship for the AD5735 for straight binary data coding of the $\pm 10$ V output range. Table 7. Input Code to Ideal Output Voltage Relationship | | Digita | l Input | | | |-------|---------------|-----------|---------------|-----------------------------------| | Strai | ght Bina | ry Data C | Analog Output | | | М | SB | L | <b>V</b> оит | | | 1111 | 1111 | 1111 | XXXX | +2 V <sub>REF</sub> × (2047/2048) | | 1111 | 1111 | 1110 | XXXX | $+2 V_{REF} \times (2046/2048)$ | | 1000 | 0000 | 0000 | XXXX | 0 V | | 0000 | 0000 | 0001 | XXXX | $-2 V_{REF} \times (2047/2048)$ | | 0000 | 0000 0000 000 | | XXXX | −2 V <sub>REF</sub> | $<sup>^{1}</sup>$ X = don't care. # **REGISTERS** Table 8, Table 9, and Table 10 provide an overview of the registers for the AD5735. #### Table 8. Data Registers for the AD5735 | Register | Description | |----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DAC Data Registers | The four DAC data registers (one register per DAC channel) are used to write a DAC code to each DAC channel. The DAC data bits are D15 to D4. | | Gain Registers | The four gain registers (one register per DAC channel) are used to program the gain trim on a per-channel basis. The gain data bits are D15 to D4. | | Offset Registers | The four offset registers (one register per DAC channel) are used to program the offset trim on a per-channel basis. The offset data bits are D15 to D4. | | Clear Code Registers | The four clear code registers (one register per DAC channel) are used to program the clear code on a per-<br>channel basis. The clear code data bits are D15 to D4. | # Table 9. Control Registers for the AD5735 | Register | Description | |-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Main Control Register | The main control register is used to configure functions for the entire part. These functions include the following: enabling status readback during a write; enabling the output on all four DAC channels simultaneously; power-on of the dc-to-dc converter on all four DAC channels simultaneously; and enabling and configuring the watchdog timer. For more information, see the Main Control Register section. | | DAC Control Registers | The four DAC control registers (one register per DAC channel) are used to configure the following functions on a per-channel basis: output range (for example, 4 mA to 20 mA or 0 V to 10 V); selection of the internal current sense resistor or an external current sense resistor; enabling/disabling the use of a clear code; enabling/disabling overrange on a voltage channel; enabling/disabling the internal circuitry (dc-to-dc converter, DAC, and internal amplifiers); power-on/power-off of the dc-to-dc converter; and enabling/disabling the output channel. | | Software Register | The software register is used to perform a reset, to toggle the user bit in the status register, and, as part of the watchdog timer feature, to verify correct data communication operation. | | DC-to-DC Control Register | The dc-to-dc control register is used to set the control parameters for the dc-to-dc converter: maximum output voltage, phase, and switching frequency. This register is also used to select the internal compensation resistor or an external compensation resistor for the dc-to-dc converter. | | Slew Rate Control Registers | The four slew rate control registers (one register per DAC channel) are used to program the slew rate of the DAC output. | ## Table 10. Readback Register for the AD5735 | Register | Description | |-----------------|-----------------------------------------------------------------------------------| | Status Register | The status register contains any fault information, as well as a user toggle bit. | #### **ENABLING THE OUTPUT** To correctly write to and set up the part from a power-on condition, use the following sequence: - 1. Perform a hardware or software reset after initial power-on. - 2. Configure the dc-to-dc converter supply block. Set the dc-to-dc switching frequency, the maximum output voltage allowed, and the dc-to-dc converter phase between channels. - Configure the DAC control register on a per-channel basis. Select the output range, and enable the dc-to-dc converter block (DC\_DC bit). Other control bits can also be configured. Set the INT\_ENABLE bit, but do not set the OUTEN (output enable) bit. - Write the required code to the DAC data register. This step implements a full internal DAC calibration. For reduced output glitch, allow at least 200 μs before performing Step 5. - 5. Write to the DAC control register again to enable the output (set the OUTEN bit). Figure 74 provides a flowchart of this sequence. Figure 74. Programming Sequence to Correctly Enable the Output #### REPROGRAMMING THE OUTPUT RANGE When changing the range of an output, the same sequence described in the Enabling the Output section should be used. It is recommended that the range be set to 0 V (zero scale or midscale) before the output is disabled. Because the dc-to-dc switching frequency, maximum output voltage, and phase have already been selected, there is no need to reprogram these values. Figure 75 provides a flowchart of this sequence. Figure 75. Programming Sequence to Change the Output Range #### **DATA REGISTERS** The input shift register is 24 bits wide. When PEC is enabled, the input shift register is 32 bits wide, with the last eight bits corresponding to the PEC code (see the Packet Error Checking section for more information about PEC). When writing to a data register, the format shown in Table 11 must be used. #### **DAC Data Register** When writing to a DAC data register, Bit D15 to Bit D4 are the DAC data bits. Table 13 shows the register format, and Table 12 describes the functions of Bit D23 to Bit D16. Table 11. Input Shift Register for a Write Operation to a Data Register **MSB LSB D23** D19 D22 D21 **D20** D18 D17 D16 D15 to D0 R/W DUT\_AD1 DUT\_AD0 DREG2 DREG1 DREG0 DAC\_AD1 DAC\_AD0 Data | Bit Name | Description | | | | | | | |---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------------------------|----------------------------------------------|--|--|--| | R/W | This bit indicates whether the addressed register is written to or read from. | | | | | | | | | 0 = write to the addressed register. | | | | | | | | 1 = read from the addressed register. | | | | | | | | | DUT_AD1, DUT_AD0 | Used in association with the external pins AD1 and AD0, these bits determine which AD5735 device is being addressed by the system controller. It is not recommended to tie both AD1 and AD0 low when using PEC, see the Packet Error Checking section. | | | | | | | | | DUT_AD1 | DUT_AD0 | Part Addressed | | | | | | | 0 | 0 | Pin AD1 = 0, Pin AD0 = 0 | | | | | | | 0 | 1 | Pin AD1 = 0, Pin AD0 = 1 | | | | | | | 1 | 0 | Pin AD1 = 1, | Pin AD0 = 0 | | | | | | 1 | 1 | Pin AD1 = 1, Pin AD0 = 1 | | | | | | DREG2, DREG1, DREG0 | These bits select the register to be written to. If a control register is selected (DREG[2:0] = 111), the CREG bits in the control register select the specific control register to be written to (see Table 20). | | | | | | | | | DREG2 | DREG1 | DREG0 | Function | | | | | | 0 | 0 | 0 | Write to DAC data register (one DAC channel) | | | | | | 0 | 0 | 1 | Reserved | | | | | | 0 | 1 | 0 | Write to gain register (one DAC channel) | | | | | | 0 | 1 | 1 | Write to gain registers (all DAC channels) | | | | | | 1 | 0 | 0 | Write to offset register (one DAC channel) | | | | | | 0 | 0 | Į Į | Reserved | | | |------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------|------------|------------------------------------------------|--|--| | | 0 | 1 | 0 | Write to gain register (one DAC channel) | | | | | 0 | 1 | 1 | Write to gain registers (all DAC channels) | | | | | 1 | 0 | 0 | Write to offset register (one DAC channel) | | | | | 1 | 0 | 1 | Write to offset registers (all DAC channels) | | | | | 1 | 1 | 0 | Write to clear code register (one DAC channel) | | | | | 1 | 1 | 1 | Write to a control register | | | | DAC_AD1, DAC_AD0 | | These bits are used to specify the DAC channel. If a write to the part does not apply to a specific DAC chantlese bits are don't care bits. | | | | | | | DAC_AD1 | DAC_AD0 | DAC Channe | l | | | | | 0 | 0 | DAC A | | | | | | 0 | 1 | DAC B | | | | | | 1 | 0 | DAC C | | | | | | 1 | 1 | DAC D | | | | | | | | | | | | | | ' | | | | | | #### Table 13. Programming the DAC Data Register | | 0 0 | | | | | | | | | |-----|---------|---------|-----|-----|-----|---------|---------|-----------|----------------| | D23 | D22 | D21 | D20 | D19 | D18 | D17 | D16 | D15 to D4 | D3 to D0 | | R/W | DUT_AD1 | DUT_AD0 | 0 | 0 | 0 | DAC_AD1 | DAC_AD0 | DAC data | X <sup>1</sup> | $<sup>^{1}</sup>$ X = don't care. #### **Gain Register** The 12-bit gain register allows the user to adjust the gain of each channel in steps of 1 LSB. To write to the gain register of one DAC channel, set the DREG[2:0] bits to 010 (see Table 14). To write the same gain code to all four DAC channels at the same time, set the DREG[2:0] bits to 011. The gain register coding is straight binary, as shown in Table 15. The default code in the gain register is 0xFFFF. The maximum recommended gain trim is approximately 50% of the programmed range to maintain accuracy (for more information, see the Digital Offset and Gain Control section). #### Offset Register The 12-bit offset register allows the user to adjust the offset of each channel by -2048 LSB to +2047 LSB in steps of 1 LSB. To write to the offset register of one DAC channel, set the DREG[2:0] bits to 100 (see Table 16). To write the same offset code to all four DAC channels at the same time, set the DREG[2:0] bits to 101. The offset register coding is straight binary, as shown in Table 17. The default code in the offset register is 0x8000, which results in zero offset programmed to the output (for more information, see the Digital Offset and Gain Control section). #### Clear Code Register The 12-bit clear code register allows the user to set the clear value of each channel. To configure a channel to be cleared when the CLEAR pin is activated, set the CLR\_EN bit in the DAC control register for that channel (see Table 24). To write to the clear code register, set the DREG[2:0] bits to 110 (see Table 18). The default clear code is 0x0000 (for more information, see the Asynchronous Clear section). **Table 14. Programming the Gain Register** | R/W | DUT_AD1 | DUT_AD0 | DREG2 | DREG1 | DREG0 | DAC_AD1 | DAC_AD0 | D15 to D4 | D3 to D0 | |-----|---------|---------|-------|-------|-------|-----------|-------------|-----------------|----------| | 0 | Device | address | 0 | 1 | 0 | DAC chanı | nel address | Gain adjustment | 1111 | Table 15. Gain Register Bit Descriptions | Gain Adjustment | G15 | G14 | G13 to G5 | G4 | G3 to G0 | |-----------------|-----|-----|-----------|-----|----------| | +4096 LSB | 1 | 1 | 111111111 | 1 | 1111 | | +4095 LSB | 1 | 1 | 111111111 | 0 | 1111 | | ••• | | ••• | | ••• | 1111 | | 1 LSB | 0 | 0 | 00000000 | 1 | 1111 | | 0 LSB | 0 | 0 | 00000000 | 0 | 1111 | Table 16. Programming the Offset Register | R/W | DUT_AD1 | DUT_AD0 | DREG2 | DREG1 | DREG0 | DAC_AD1 | DAC_AD0 | D15 to D4 | D3 to D0 | |-----|---------|---------|-------|-------|-------|-----------|-------------|-------------------|----------| | 0 | Device | address | 1 | 0 | 0 | DAC chani | nel address | Offset adjustment | 0000 | Table 17. Offset Register Bit Descriptions | Offset Adjustment | OF15 | OF14 | OF13 | OF12 to OF5 | OF4 | OF3 to OF0 | |-------------------------|------|------|------|-------------|-----|------------| | +2047 LSB | 1 | 1 | 1 | 11111111 | 1 | 0000 | | +2046 LSB | 1 | 1 | 1 | 11111111 | 0 | 0000 | | ••• | | | | | | 0000 | | No Adjustment (Default) | 1 | 0 | 0 | 00000000 | 0 | 0000 | | | | | | | | 0000 | | –2047 LSB | 0 | 0 | 0 | 00000000 | 1 | 0000 | | –2048 LSB | 0 | 0 | 0 | 00000000 | 0 | 0000 | Table 18. Programming the Clear Code Register | R/W | DUT_AD1 | DUT_AD0 | DREG2 | DREG1 | DREG0 | DAC_AD1 | DAC_AD0 | D15 to D4 | D3 to D0 | |-----|---------|---------|-------|-------|-------|----------|-------------|------------|----------| | 0 | Device | address | 1 | 1 | 0 | DAC chan | nel address | Clear code | 0000 | #### **CONTROL REGISTERS** When writing to a control register, the format shown in Table 19 must be used. See Table 12 for information about the configuration of Bit D23 to Bit D16. The control registers are addressed by setting the DREG[2:0] bits (Bits[D20:D18] in the input shift register) to 111 and then setting the CREG[2:0] bits to select the specific control register (see Table 20). ### **Main Control Register** The main control register options are shown in Table 21 and Table 22. See the Device Features section for more information about the features controlled by the main control register. Table 19. Input Shift Register for a Write Operation to a Control Register #### **MSB LSB D23 D20** D19 D12 to D0 **D22 D21** D18 **D17** D16 **D15** D14 D13 R/W DUT\_AD1 DUT\_AD0 1 1 DAC\_AD1 DAC\_AD0 CREG2 CREG1 CREG0 Data Table 20. Control Register Addresses (CREG[2:0] Bits) | CREG2 (D15) | CREG1 (D14) | CREG0 (D13) | Control Register | |-------------|-------------|-------------|----------------------------------------------| | 0 | 0 | 0 | Slew rate control register (one per channel) | | 0 | 0 | 1 | Main control register | | 0 | 1 | 0 | DAC control register (one per channel) | | 0 | 1 | 1 | DC-to-DC control register | | 1 | 0 | 0 | Software register | Table 21. Programming the Main Control Register | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 to D0 | |-----|-----|-----|-----|----------|-----|-----|-----|----------------|-----------|-----------|----------|----------------| | 0 | 0 | 1 | POC | STATREAD | EWD | WD1 | WD0 | X <sup>1</sup> | ShtCctLim | OUTEN_ALL | DCDC_ALL | X <sup>1</sup> | $<sup>^{1}</sup>$ X = don't care. Table 22. Main Control Register Bit Descriptions | Bit Name | Description | on | | | | | | | |-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----------------------------------------------------------------|--|--|--|--|--| | POC | The POC bit determines the state of the voltage output channels during normal operation. | | | | | | | | | | POC = 0: the output goes to the value set by the POC hardware pin when the voltage output is not enabled (default). | | | | | | | | | | POC = 1: the output goes to the opposite value of the POC hardware pin when the voltage output is not enabled. | | | | | | | | | STATREAD | Enable sta | tus readback ( | during a write. See the Status Readback During a Write section. | | | | | | | | 0 = disable | e status readb | ack (default). | | | | | | | | 1 = enable | status readba | ack. | | | | | | | EWD | Enable the | watchdog tir | ner. See the Watchdog Timer section. | | | | | | | | 0 = disable the watchdog timer (default). | | | | | | | | | | 1 = enable the watchdog timer. | | | | | | | | | WD1, WD0 | Timeout select bits. Used to select the timeout period for the watchdog timer. | | | | | | | | | | WD1 | WD0 | Timeout Period (ms) | | | | | | | | 0 | 0 | 5 | | | | | | | | 0 | 1 | 10 | | | | | | | | 1 | 0 | 100 | | | | | | | | 1 | 1 | 200 | | | | | | | ShtCctLim | Programmable short-circuit limit on the V <sub>OUT x</sub> pin in the event of a short-circuit condition. | | | | | | | | | | 0 = 16 mA (default). | | | | | | | | | | 1 = 8 mA. | | | | | | | | | OUTEN_ALL | Setting this bit to 1 enables the output on all four DACs simultaneously. Do not use the OUTEN_ALL bit when using the | | | | | | | | | | OUTEN bit in the DAC control register. | | | | | | | | | DCDC_ALL | Setting this bit to 1 powers up the dc-to-dc converter on all four channels simultaneously. To power down the dc converters, all channel outputs must first be disabled. Do not use the DCDC_ALL bit when using the DC_DC bit i DAC control register. | | | | | | | | #### **DAC Control Register** The DAC control register is used to configure each DAC channel. The DAC control register options are shown in Table 23 and Table 24. Table 23. Programming the DAC Control Register | | | 0 | | | | | | | | | | | | | | |-----|-----|-----|-----|----------------|----------------|----------------|------------|--------|-------|------|-------|-------|----|----|----| | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 0 | 1 | 0 | X1 | X <sup>1</sup> | X <sup>1</sup> | X <sup>1</sup> | INT_ENABLE | CLR_EN | OUTEN | RSET | DC_DC | OVRNG | R2 | R1 | R0 | $<sup>^{1}</sup>$ X = don't care. **Table 24. DAC Control Register Bit Descriptions** | Bit Name | Descripti | ion | | | | | | | | | | | |------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--| | INT_ENABLE | channels | only; it does n | ot enable the ou | and internal amplifiers for the selected channel. This bit applies to individual atput. After setting this bit, it is recommended that a >200 µs delay be observed ne output enable glitch. See Figure 30 and Figure 47 for plots of this glitch. | | | | | | | | | | CLR_EN | 0 = chann | nel is not cleare | | ecifies whether the selected channel is cleared when the CLEAR pin is activated.<br>t is cleared (default).<br>cleared. | | | | | | | | | | OUTEN | 0 = chann | or disables the s<br>nel disabled (do<br>nel enabled. | selected output<br>efault). | channel. | | | | | | | | | | RSET | 0 = exterr | Selects the internal current sense resistor or an external current sense resistor for the selected DAC channel. 0 = external resistor selected (default). 1 = internal resistor selected. | | | | | | | | | | | | DC_DC | Powers up or powers down the dc-to-dc converter on the selected channel. All dc-to-dc converters can be powered up simultaneously using the DCDC_ALL bit in the main control register. To power down the dc-to-dc converter, the OUTEN and INT_ENABLE bits must also be set to 0. 0 = dc-to-dc converter is powered down (default). 1 = dc-to-dc converter is powered up. | | | | | | | | | | | | | OVRNG | Enables 2<br>0 = overra | | on the voltage | output channel only. No current output overrange is available. | | | | | | | | | | R2, R1, R0 | Selects the output range to be enabled. | | | | | | | | | | | | | | R2 | R1 | R0 | Output Range Selected | | | | | | | | | | | 0 | 0 | 0 | 0 V to 5 V voltage range (default) | | | | | | | | | | | 0 | 0 | 1 | 0 V to 10 V voltage range | | | | | | | | | | | 0 | 1 | 0 | ±5 V voltage range | | | | | | | | | | | 0 1 ±10 V voltage range | | | | | | | | | | | | | | 1 | 0 | 0 | 4 mA to 20 mA current range | | | | | | | | | | | 1 | 0 | 1 | 0 mA to 20 mA current range | | | | | | | | | | | 1 | 1 | 0 | 0 mA to 24 mA current range | | | | | | | | | #### Software Register The software register allows the user to perform a software reset of the part. This register is also used to set the user toggle bit, D11, in the status register and as part of the watchdog timer feature when that feature is enabled. Bit D12 in the software register can be used to ensure that communication has not been lost between the MCU and the AD5735 and that the datapath lines are working properly (that is, SDIN, SCLK, and SYNC). When the watchdog timer feature is enabled, the user must write 0x195 to Bits[D11:D0] of the software register within the timeout period. If this command is not received within the timeout period, the ALERT pin signals a fault condition. This command is only required when the watchdog timer feature is enabled. #### **DC-to-DC Control Register** The dc-to-dc control register allows the user to configure the dc-to-dc switching frequency and phase, as well as the maximum allowable dc-to-dc output voltage. The dc-to-dc control register options are shown in Table 27 and Table 28. **Table 25. Programming the Software Register** | D15 | D14 | D13 | D12 | D11 to D0 | | |-----|-----|-----|--------------|---------------------|--| | 1 | 0 | 0 | User program | Reset code/SPI code | | **Table 26. Software Register Bit Descriptions** | Bit Name | Description | | | | | | | | | | |---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--| | User Program | This bit is mapped to Bit D11 of the status register. When this bit is set to 1, Bit D11 of the status register is set to 1 When this bit is set to 0, Bit D11 of the status register is also set to 0. This feature can be used to ensure that the S pins are working correctly by writing a known bit value to this register and then reading back Bit D11 from the status register. | | | | | | | | | | | Reset Code/SPI Code | Option | Description | | | | | | | | | | | Reset code | Writing 0x555 to Bits[D11:D0] performs a software reset of the AD5735. | | | | | | | | | | | SPI code | If the watchdog timer feature is enabled, 0x195 must be written to the software register (Bits[D11:D0]) within the programmed timeout period (see Table 22). | | | | | | | | | Table 27. Programming the DC-to-DC Control Register | D15 | D14 | D13 | D12 to D7 | D6 | D5 to D4 | D3 to D2 | D1 to D0 | |-----|-----|-----|----------------|------------|-------------|------------|------------| | 0 | 1 | 1 | X <sup>1</sup> | DC-DC comp | DC-DC phase | DC-DC freq | DC-DC MaxV | $<sup>^{1}</sup>$ X = don't care. Table 28. DC-to-DC Control Register Bit Descriptions | Bit Name | Description | |-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DC-DC Comp | Selects the internal compensation resistor or an external compensation resistor for the dc-to-dc converter. See the DC-to-DC Converter Compensation Capacitors section and the Alcc Supply Requirements—Slewing section. $0 = $ selects the internal 150 k $\Omega$ compensation resistor (default). $1 = $ bypasses the internal compensation resistor. When this bit is set to 1, an external compensation resistor must be used; this resistor is placed at the COMPDCDC_x pin in series with the 10 nF dc-to-dc compensation capacitor to ground. Typically, a resistor of $\sim 50 \text{ k}\Omega$ is recommended. | | DC-DC Phase | User-programmable dc-to-dc converter phase (between channels). 00 = all dc-to-dc converters clock on the same edge (default). 01 = Channel A and Channel B clock on the same edge; Channel C and Channel D clock on the opposite edge. 10 = Channel A and Channel C clock on the same edge; Channel B and Channel D clock on the opposite edge. 11 = Channel A, Channel B, Channel C, and Channel D clock 90° out of phase from each other. | | DC-DC Freq | Switching frequency for the dc-to-dc converter; this frequency is divided down from the internal 13 MHz oscillator (see Figure 68 and Figure 69). $00 = 250 \text{ kHz} \pm 10\%$ . $01 = 410 \text{ kHz} \pm 10\%$ (default). $10 = 650 \text{ kHz} \pm 10\%$ . | | DC-DC MaxV | Maximum allowed $V_{BOOST\_x}$ voltage supplied by the dc-to-dc converter. $00 = 23 \text{ V} + 1 \text{ V/} - 1.5 \text{ V} \text{ (default)}.$ $01 = 24.5 \text{ V} \pm 1 \text{ V}.$ $10 = 27 \text{ V} \pm 1 \text{ V}.$ $11 = 29.5 \text{ V} \pm 1 \text{ V}.$ | #### Slew Rate Control Register This register is used to program the slew rate control for the selected DAC channel. This feature is available on both the current and voltage outputs. The slew rate control is enabled/disabled and programmed on a per-channel basis. See Table 29 and the Digital Slew Rate Control section for more information. #### READBACK OPERATION Readback mode is invoked by setting the $R/\overline{W}$ bit = 1 in the serial input register write. See Table 30 for the bits associated with a read-back operation. The DUT\_AD1 and DUT\_AD0 bits, in association with Bits[RD4:RD0], select the register to be read (see Table 33). The remaining data bits in the write sequence are don't care bits. During the next SPI transfer, the data that appears on the SDO output contains the data from the previously addressed register (see Figure 4). This second SPI transfer should be either a request to read another register on a third data transfer or a no operation command. The no operation command for DUT Address 00 is 0x1CE000, for other DUT addresses, Bit D22 and Bit D21 are set accordingly. The data read back is contained in the 16 LSBs. The MSBs consist of don't care bits. The number of don't care bits is dependent on the polarity of the first clock edge within the SYNC frame of the NOP command (see Figure 4). If the first clock edge in the NOP command is positive, the data read back will be 24 bits in length consisting of eight don't care bits prior to the 16 data bits (see Table 31). If the first clock edge in the NOP command is negative, the data read back will be 23 bits in length consisting of seven don't care bits prior to the 16 data bits (see Table 32). In both cases, if PEC is enabled, there must be no activity on SCLK in between the read command and NOP command otherwise an incorrect PEC may be read back (see Figure 5). #### Readback Example To read back the gain register of AD5735 Device 1, Channel A, implement the following sequence: - 1. Write 0xA80000 to the input register to configure Device Address 1 for read mode with the gain register of Channel A selected. The data bits, D15 to D0, are don't care bits. - 2. Execute another read command or a no operation command (0x3CE000). During this command, the data from the Channel A gain register is clocked out on the SDO line. Table 29. Programming the Slew Rate Control Register | D15 | D14 | D13 | D12 | D11 to D7 | D6 to D3 | D2 to D0 | |-----|-----|-----|------|----------------|----------|----------| | 0 | 0 | 0 | SREN | X <sup>1</sup> | SR_CLOCK | SR_STEP | $<sup>^{1}</sup>$ X = don't care. Table 30. Input Shift Register for a Read Operation | M2R | | | | | | | | F2R | |-----|---------|---------|-----|-----|-----|-----|-----|----------------| | D23 | D22 | D21 | D20 | D19 | D18 | D17 | D16 | D15 to D0 | | R/W | DUT AD1 | DUT AD0 | RD4 | RD3 | RD2 | RD1 | RD0 | X <sup>1</sup> | <sup>&</sup>lt;sup>1</sup> X = don't care. Table 31. Decoding Data Readback on SDO (First Clock Edge within the SYNC Frame of NOP Command is Positive) | | | - | | | - | | | | | |---|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|---------------| | ſ | D23 | D22 | D21 | D20 | D19 | D18 | D17 | D16 | D15 to D0 | | ſ | X <sup>1</sup> Data readback | $<sup>^{1}</sup>$ X = don't care. Table 32. Decoding Data Readback on SDO (First Clock Edge within the SYNC Frame of NOP Command is Negative) | D22 | D21 | D20 | D19 | D18 | D17 | D16 | D15 to D0 | |----------------|----------------|----------------|----------------|----------------|----------------|----------------|---------------| | X <sup>1</sup> Data readback | $<sup>^{1}</sup>$ X = don't care. Table 33. Read Addresses (Bits[RD4:RD0]) | RD4 | RD3 | RD2 | RD1 | RD0 | Function | | | | | |-----|-----|-----|-----|-----|---------------------------------------|--|--|--|--| | 0 | 0 | 0 | 0 | 0 | Read DAC A data register | | | | | | 0 | 0 | 0 | 0 | 1 | Read DAC B data register | | | | | | 0 | 0 | 0 | 1 | 0 | Read DAC C data register | | | | | | 0 | 0 | 0 | 1 | 1 | Read DAC D data register | | | | | | 0 | 0 | 1 | 0 | 0 | Read DAC A control register | | | | | | 0 | 0 | 1 | 0 | 1 | Read DAC B control register | | | | | | 0 | 0 | 1 | 1 | 0 | Read DAC C control register | | | | | | 0 | 0 | 1 | 1 | 1 | Read DAC D control register | | | | | | 0 | 1 | 0 | 0 | 0 | Read DAC A gain register | | | | | | 0 | 1 | 0 | 0 | 1 | Read DAC B gain register | | | | | | 0 | 1 | 0 | 1 | 0 | Read DAC C gain register | | | | | | 0 | 1 | 0 | 1 | 1 | Read DAC D gain register | | | | | | 0 | 1 | 1 | 0 | 0 | Read DAC A offset register | | | | | | 0 | 1 | 1 | 0 | 1 | Read DAC B offset register | | | | | | 0 | 1 | 1 | 1 | 0 | Read DAC C offset register | | | | | | 0 | 1 | 1 | 1 | 1 | Read DAC D offset register | | | | | | 1 | 0 | 0 | 0 | 0 | Read DAC A clear code register | | | | | | 1 | 0 | 0 | 0 | 1 | Read DAC B clear code register | | | | | | 1 | 0 | 0 | 1 | 0 | Read DAC C clear code register | | | | | | 1 | 0 | 0 | 1 | 1 | Read DAC D clear code register | | | | | | 1 | 0 | 1 | 0 | 0 | Read DAC A slew rate control register | | | | | | 1 | 0 | 1 | 0 | 1 | Read DAC B slew rate control register | | | | | | 1 | 0 | 1 | 1 | 0 | Read DAC C slew rate control register | | | | | | 1 | 0 | 1 | 1 | 1 | Read DAC D slew rate control register | | | | | | 1 | 1 | 0 | 0 | 0 | Read status register | | | | | | 1 | 1 | 0 | 0 | 1 | Read main control register | | | | | | 1 | 1 | 0 | 1 | 0 | Read dc-to-dc control register | | | | | #### Status Register The status register is a read-only register. This register contains any fault information, as a well as a ramp active bit (Bit D9) and a user toggle bit (Bit D11). When the STATREAD bit in the main control register is set, the status register contents can be read back on the SDO pin during every write sequence. Alternatively, if the STATREAD bit is not set, the status register can be read using the normal readback operation (see the Readback Operation section). Table 34. Decoding the Status Register MSB LSB | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |--------|--------|--------|--------|--------|-------|--------|------|-------|--------------------|-------|-------|--------------------|--------|-------|--------| | DC-DCD | DC-DCC | DC-DCB | DC-DCA | User . | PEC | Ramp | | | V <sub>OUT_C</sub> | | | I <sub>OUT_D</sub> | lout_c | | Iout_a | | | | | | toggle | error | active | temp | fault **Table 35. Status Register Bit Descriptions** | Bit Name | Description | | | | |---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | DC-DCD | In current output mode, this bit is set if the dc-to-dc converter on Channel D cannot maintain compliance, for example, if the dc-to-dc converter is reaching its V <sub>MAX</sub> voltage; in this case, the l <sub>OUT_D</sub> fault bit is also set. See the DC-to-DC Converter voltage in this section for more information about the operation of this bit under this condition. In voltage output mode, this bit is set if the dc-to-dc converter on Channel D is unable to regulate to 15 V as expected. When this bit is set, it does not result in the FAULT pin going high. | | | | | DC-DCC | In current output mode, this bit is set if the dc-to-dc converter on Channel C cannot maintain compliance, for example, if the dc-to-dc converter is reaching its V <sub>MAX</sub> voltage; in this case, the l <sub>OUT_C</sub> fault bit is also set. See the DC-to-DC Converter V <sub>MAX</sub> Functionality section for more information about the operation of this bit under this condition. In voltage output mode, this bit is set if the dc-to-dc converter on Channel C is unable to regulate to 15 V as expected. When this bit is set, it does not result in the FAULT pin going high. | | | | | DC-DCB | In current output mode, this bit is set if the dc-to-dc converter on Channel B cannot maintain compliance, for example, if the dc-to-dc converter is reaching its V <sub>MAX</sub> voltage; in this case, the l <sub>OUT_B</sub> fault bit is also set. See the DC-to-DC Converter V <sub>MAX</sub> Functionality section for more information about the operation of this bit under this condition. In voltage output mode, this bit is set if the dc-to-dc converter on Channel B is unable to regulate to 15 V as expected. When this bit is set, it does not result in the FAULT pin going high. | | | | | DC-DCA | In current output mode, this bit is set if the dc-to-dc converter on Channel A cannot maintain compliance, for example, if the dc-to-dc converter is reaching its V <sub>MAX</sub> voltage; in this case, the I <sub>OUT_A</sub> fault bit is also set. See the DC-to-DC Converter V <sub>MAX</sub> Functionality section for more information about the operation of this bit under this condition. In voltage output mode, this bit is set if the dc-to-dc converter on Channel A is unable to regulate to 15 V as expected. When this bit is set, it does not result in the FAULT pin going high. | | | | | User Toggle | User toggle bit. This bit is set or cleared via the software register and can be used to verify data communications, if needed. | | | | | PEC Error | Denotes a PEC error on the last data-word received over the SPI interface. | | | | | Ramp Active | This bit is set while any output channel is slewing (digital slew rate control is enabled on at least one channel). | | | | | Over Temp | This bit is set if the AD5735 core temperature exceeds approximately 150°C. | | | | | $V_{\text{OUT\_D}}$ Fault | This bit is set if a fault is detected on the $V_{\text{OUT\_D}}$ pin. | | | | | V <sub>OUT_C</sub> Fault | This bit is set if a fault is detected on the Vout_c pin. | | | | | V <sub>OUT_B</sub> Fault | This bit is set if a fault is detected on the Vout_B pin. | | | | | V <sub>OUT_A</sub> Fault | This bit is set if a fault is detected on the V <sub>OUT_A</sub> pin. | | | | | louт_d Fault | This bit is set if a fault is detected on the lout_D pin. | | | | | l <sub>o∪T_C</sub> Fault | This bit is set if a fault is detected on the lout_c pin. | | | | | I <sub>OUT_B</sub> Fault | This bit is set if a fault is detected on the l <sub>OUT_B</sub> pin. | | | | | lout_a Fault | This bit is set if a fault is detected on the lout_A pin. | | | | ## DEVICE FEATURES FAULT OUTPUT The AD5735 is equipped with a FAULT pin, an active low, open-drain output that allows several AD5735 devices to be connected together to one pull-up resistor for global fault detection. The FAULT pin is forced active by any one of the following fault conditions: - The voltage at I<sub>OUT\_x</sub> attempts to rise above the compliance range due to an open-loop circuit or insufficient power supply voltage. The internal circuitry that develops the fault output avoids using a comparator with windowed limits because this requires an actual output error before the FAULT output becomes active. Instead, the signal is generated when the internal amplifier in the output stage has less than approximately 1 V of remaining drive capability. Thus, the FAULT output is activated slightly before the compliance limit is reached. - A short circuit is detected on a voltage output pin. The short-circuit current is limited to 16 mA or 8 mA, which is programmable by the user. If the AD5735 is used in unipolar supply mode, a short-circuit fault may be generated if the output voltage is below 50 mV. - An interface error is detected due to a PEC failure (see the Packet Error Checking section). - The core temperature of the AD5735 exceeds approximately 150°C. The V<sub>OUT\_x</sub> fault, I<sub>OUT\_x</sub> fault, PEC error, and over temp bits of the status register are used in conjunction with the FAULT output to inform the user which fault condition caused the FAULT output to be activated. #### **VOLTAGE OUTPUT SHORT-CIRCUIT PROTECTION** Under normal operation, the voltage output sinks/sources up to 12 mA and maintains specified operation. The maximum output current or short-circuit current is programmable by the user and can be set to 16 mA or 8 mA. If a short circuit is detected, the $\overline{FAULT}$ pin goes low, and the relevant $V_{OUT\_x}$ fault bit is set in the status register (see Table 35). #### **DIGITAL OFFSET AND GAIN CONTROL** Each DAC channel has a gain (M) register and an offset (C) register, which allow trimming out of the gain and offset errors of the entire signal chain. Data from the DAC data register is operated on by a digital multiplier and adder controlled by the contents of the gain and offset registers; the calibrated DAC data is then stored in the DAC input register (see Figure 76). Figure 76. Digital Offset and Gain Control Although Figure 76 indicates a multiplier and adder for each channel, the device has only one multiplier and one adder, which are shared by all four channels. This design has implications for the update speed when several channels are updated at once (see Table 3). When data is written to the gain (M) or offset (C) register, the output is not automatically updated. Instead, the next write to the DAC channel uses the new gain and offset values to perform a new calibration and automatically updates the channel. The output data from the calibration is routed to the DAC input register. This data is then loaded to the DAC, as described in the Serial Interface section. Both the gain register and the offset register have 12 bits of resolution. The correct order to calibrate the gain and offset is to first calibrate the gain and then calibrate the offset. The value (in decimal) that is written to the DAC input register can be calculated as follows: $$Code_{DACRegistor} = D \times \frac{(M+1)}{2^{12}} + C - 2^{11}$$ (1) where: *D* is the code loaded to the DAC data register of the DAC channel. *M* is the code in the gain register (default code = $2^{12} - 1$ ). *C* is the code in the offset register (default code = $2^{11}$ ). #### STATUS READBACK DURING A WRITE The AD5735 can be configured to read back the contents of the status register during every write sequence. This feature is enabled using the STATREAD bit in the main control register. When this feature is enabled, the user can continuously monitor the status register and act quickly in the case of a fault. When status readback during a write is enabled, the contents of the 16-bit status register (see Table 35) are output on the SDO pin, as shown in Figure 6. When the AD5735 is powered up, the status readback during a write feature is disabled. When this feature is enabled, readback of registers other than the status register is not available. To read back any other register, clear the STATREAD bit before following the readback sequence (see the Readback Operation section). The STATREAD bit can be set high again after the register read. If there are multiple units on the same SDO bus which have the STATREAD feature enabled, ensure that each unit is provided a unique physical address (AD1 and AD0) in order to prevent contention on the bus. If Packet Error Checking is enabled, the PEC values returned on a status readback during a write operation should be ignored. See the Packet Error Checking section for further information. #### **ASYNCHRONOUS CLEAR** CLEAR is an active high, edge sensitive input that allows the output to be cleared to a preprogrammed 12-bit code. This code is user-programmable via a per-channel 12-bit clear code register. For a channel to be cleared, set the CLR\_EN bit in the DAC control register for that channel. If the clear function on a channel is not enabled, the output remains in its current state, independent of the level of the CLEAR pin. When the CLEAR signal returns low, the relevant outputs remain cleared until a new value is programmed to them. #### **PACKET ERROR CHECKING** To verify that data has been received correctly in noisy environments, the AD5735 offers the option of packet error checking based on an 8-bit cyclic redundancy check (CRC-8). The device controlling the AD5735 should generate an 8-bit frame check sequence using the following polynomial: $$C(x) = x_8 + x_2 + x_1 + 1$$ This value is added to the end of the data-word, and 32 bits are sent to the AD5735 before $\overline{\text{SYNC}}$ goes high. If the AD5735 sees a 32-bit frame, it performs the error check when $\overline{\text{SYNC}}$ goes high. If the error check is valid, the data is written to the selected register. If the error check fails, the $\overline{\text{FAULT}}$ pin goes low and the PEC error bit in the status register is set. After the status register is read, $\overline{\text{FAULT}}$ returns high (assuming that there are no other faults), and the PEC error bit is cleared automatically. It is not recommended to tie both AD1 and AD0 low as a short low on SDIN could possibly lead to a zero-scale update for DAC A. Packet error checking can be used for transmitting and receiving data packets. If status readback during a write is enabled, the PEC values returned during the status readback operation should be ignored. If status readback during a write is disabled, the user can still use the normal readback operation to monitor status register activity with PEC. If PEC is enabled when receiving data packets, there must be no activity on SCLK in between the read command and NOP command otherwise an incorrect PEC may be read back. See Figure 5 and the Readback Operation section for further information. #### WATCHDOG TIMER When enabled, an on-chip watchdog timer generates an alert signal if 0x195 is not written to the software register within the programmed timeout period. This feature is useful to ensure that communication has not been lost between the MCU and the AD5735 and that the datapath lines are working properly (that is, SDIN, SCLK, and SYNC). If 0x195 is not received by the software register within the timeout period, the ALERT pin signals a fault condition. The ALERT pin is active high and can be connected directly to the CLEAR pin to enable a clear in the event that communication from the MCU is lost. To enable the watchdog timer and set the timeout period (5 ms, 10 ms, 100 ms, or 200 ms), program the main control register (see Table 21 and Table 22). #### **ALERT OUTPUT** The AD5735 is equipped with an ALERT pin. This pin is an active high CMOS output. The AD5735 also has an internal watchdog timer. When enabled, the watchdog timer monitors SPI communications. If 0x195 is not received by the software register within the timeout period, the ALERT pin is activated. #### **INTERNAL REFERENCE** The AD5735 contains an integrated 5 V voltage reference with initial accuracy of $\pm 5$ mV maximum and a temperature coefficient of $\pm 10$ ppm/°C maximum. The reference voltage is buffered and is externally available for use elsewhere within the system. REFOUT must be connected to REFIN to use the internal reference. #### **EXTERNAL CURRENT SETTING RESISTOR** R<sub>SET</sub> is an internal sense resistor that is part of the voltage-to-current conversion circuitry (see Figure 72). The stability of the output current value over temperature is dependent on the stability of the R<sub>SET</sub> value. To improve the stability of the output current over temperature, the internal R<sub>SET</sub> resistor, R1, can be bypassed and an external, 15 k $\Omega$ , low drift resistor can be connected to the R<sub>SET\_x</sub> pin of the AD5735. The external resistor is selected via the DAC control register (see Table 24). Table 1 provides the performance specifications for the AD5735 with both the internal $R_{\text{SET}}$ resistor and an external, 15 k $\Omega$ $R_{\text{SET}}$ resistor. The use of an external $R_{\text{SET}}$ resistor allows for improved performance over the internal $R_{\text{SET}}$ resistor option. The external $R_{\text{SET}}$ resistor specifications assume an ideal resistor; the actual performance depends on the absolute value and temperature coefficient of the resistor used. This directly affects the gain error of the output and, thus, the total unadjusted error. To arrive at the gain/TUE error of the output with a specific external $R_{\text{SET}}$ resistor, add the absolute error percentage of the $R_{\text{SET}}$ resistor directly to the gain/TUE error of the AD5735 with the external $R_{\text{SET}}$ resistor, as shown in Table 1 (expressed in % FSR). #### **DIGITAL SLEW RATE CONTROL** The digital slew rate control feature of the AD5735 allows the user to control the rate at which the output value changes. This feature is available on both the current and voltage outputs. With the slew rate control feature disabled, the output value changes at a rate limited by the output drive circuitry and the attached load. To reduce the slew rate, the user can enable the digital slew rate control feature using the SREN bit of the slew rate control register (see Table 29). When slew rate control is enabled, the output, instead of slewing directly between two values, steps digitally at a rate defined by the SR\_CLOCK and SR\_STEP parameters. These parameters are accessible via the slew rate control register (see Table 29). - SR\_CLOCK defines the rate at which the digital slew is updated; for example, if the selected update rate is 8 kHz, the output is updated every 125 µs. - SR\_STEP defines by how much the output value changes at each update. Together, these parameters define the rate of change of the output value. Table 36 and Table 37 list the range of values for the SR\_CLOCK and SR\_STEP parameters, respectively. Table 36. Slew Rate Update Clock Options | SR_CLOCK | Update Clock Frequency <sup>1</sup> | |----------|-------------------------------------| | 0000 | 64 kHz | | 0001 | 32 kHz | | 0010 | 16 kHz | | 0011 | 8 kHz | | 0100 | 4 kHz | | 0101 | 2 kHz | | 0110 | 1 kHz | | 0111 | 500 Hz | | 1000 | 250 Hz | | 1001 | 125 Hz | | 1010 | 64 Hz | | 1011 | 32 Hz | | 1100 | 16 Hz | | 1101 | 8 Hz | | 1110 | 4 Hz | | 1111 | 0.5 Hz | <sup>&</sup>lt;sup>1</sup> These clock frequencies are divided down from the 13 MHz internal oscillator (see Table 1, Figure 68, and Figure 69). **Table 37. Slew Rate Step Size Options** | SR_STEP | Step Size (LSB) | | |---------|-----------------|--| | 000 | 1 | | | 001 | 2 | | | 010 | 4 | | | 011 | 16 | | | 100 | 32 | | | 101 | 64 | | | 110 | 128 | | | 111 | 256 | | The following equation describes the slew rate as a function of the step size, the update clock frequency, and the LSB size. Slew Rate= Output Change Step Size× UpdateClock Frequency × LSB Size where Slew Rate is expressed in seconds. Output Change is expressed in amperes for $I_{OUT\_x}$ or in volts for $V_{OUT\_x}$ The update clock frequency for any given value is the same for all output ranges. The step size, however, varies across output ranges for a given value of step size because the LSB size is different for each output range. When the slew rate control feature is enabled, all output changes occur at the programmed slew rate (see the DC-to-DC Converter Settling Time section for more information). For example, if the CLEAR pin is asserted, the output slews to the clear value at the programmed slew rate (assuming that the channel is enabled to be cleared). If more than one channel is enabled for digital slew rate control, care must be taken when asserting the CLEAR pin. If a channel under slew rate control is slewing when the CLEAR pin is asserted, other channels under slew rate control may change directly to their clear code not under slew rate control. #### DYNAMIC POWER CONTROL When configured in current output mode, the AD5735 provides integrated dynamic power control using a dc-to-dc boost converter circuit. This circuit reduces power consumption compared with standard designs. In standard current input module designs, the load resistor values can range from typically 50 $\Omega$ to 750 $\Omega$ . Output module systems must source enough voltage to meet the compliance voltage requirement across the full range of load resistor values. For example, in a 4 mA to 20 mA loop when driving 20 mA, a compliance voltage of >15 V is required. When driving 20 mA into a 50 $\Omega$ load, a compliance voltage of only 1 V is required. The AD5735 circuitry senses the output voltage and regulates this voltage to meet the compliance requirements plus a small headroom voltage. The AD5735 is capable of driving up to 24 mA through a 1 $k\Omega$ load. #### **DC-TO-DC CONVERTERS** The AD5735 contains four independent dc-to-dc converters. These are used to provide dynamic control of the V<sub>BOOST\_x</sub> supply voltage for each channel (see Figure 72). Figure 78 shows the discrete components needed for the dc-to-dc circuitry, and the following sections describe component selection and operation of this circuitry. Table 38. Recommended Components for a DC-to-DC Converter | Symbol | Component | Value | Manufacturer | |-------------------|--------------------|---------------------|--------------| | L <sub>DCDC</sub> | XAL4040-103 | 10 μΗ | Coilcraft® | | $C_{DCDC}$ | GRM32ER71H475KA88L | 4.7 μF | Murata | | D <sub>DCDC</sub> | PD3S160-7 | 0.55 V <sub>F</sub> | Diodes, Inc. | It is recommended that a 10 $\Omega$ , 100 nF low-pass RC filter be placed after $C_{DCDC}$ . This filter consumes a small amount of power but reduces the amount of ripple on the $V_{BOOST\_x}$ supply. #### **DC-to-DC Converter Operation** The on-board dc-to-dc converters use a constant frequency, peak current mode control scheme to step up an AV $_{\rm CC}$ input of 4.5 V to 5.5 V to drive the AD5735 output channel. These converters are designed to operate in discontinuous conduction mode with a duty cycle of <90% typical. Discontinuous conduction mode refers to a mode of operation where the inductor current goes to zero for an appreciable percentage of the switching cycle. The dc-to-dc converters are nonsynchronous; that is, they require an external Schottky diode. #### **DC-to-DC Converter Output Voltage** When a channel current output is enabled, the converter regulates the $V_{BOOST\_x}$ supply to 7.4 V (±5%) or ( $I_{OUT} \times R_{LOAD}$ + Headroom), whichever is greater (see Figure 52 for a plot of headroom supplied vs. output current). In voltage output mode with the output disabled, the converter regulates the $V_{BOOST\_x}$ supply to 15 V (±5%). In current output mode with the output disabled, the converter regulates the $V_{BOOST\_x}$ supply to 7.4 V (±5%). Within a channel, the $V_{OUT\_x}$ and $I_{OUT\_x}$ stages share a common $V_{BOOST\_x}$ supply; therefore, the outputs of the $I_{OUT\_x}$ and $V_{OUT\_x}$ stages can be tied together (see the Voltage and Current Output Pins on the Same Terminal section). #### **DC-to-DC Converter Settling Time** In current output mode, the settling time for a step greater than $\sim\!1~V~(I_{\rm OUT}\times R_{\rm LOAD})$ is dominated by the settling time of the dc-to-dc converter. The exception to this is when the required voltage at the $I_{\rm OUT\_x}$ pin plus the compliance voltage is below 7.4 V (±5%). Figure 48 shows a typical plot of the output settling time. This plot is for a 1 k $\Omega$ load. The settling time for smaller loads is faster. The settling time for current steps less than 24 mA is also faster. #### DC-to-DC Converter V<sub>MAX</sub> Functionality The maximum $V_{BOOST\_x}$ voltage is set in the dc-to-dc control register (23 V, 24.5 V, 27 V, or 29.5 V; see Table 28). When the maximum voltage is reached, the dc-to-dc converter is disabled, and the $V_{BOOST\_x}$ voltage is allowed to decay by ~0.4 V. After the $V_{BOOST\_x}$ voltage decays by ~0.4 V, the dc-to-dc converter is reenabled, and the voltage ramps up again to $V_{MAX}$ , if still required. This operation is shown in Figure 79. Figure 79. Operation on Reaching V<sub>MAX</sub> As shown in Figure 79, the DC-DCx bit in the status register is asserted when the AD5735 ramps up to the $V_{MAX}$ value but is deasserted when the voltage decays to $V_{MAX} - \sim 0.4$ V. #### DC-to-DC Converter On-Board Switch The AD5735 contains a 0.425 $\Omega$ internal switch. The switch current is monitored on a pulse-by-pulse basis and is limited to 0.8 A peak current. #### DC-to-DC Converter Switching Frequency and Phase The AD5735 dc-to-dc converter switching frequency can be selected from the dc-to-dc control register (see Table 28). The phasing of the channels can also be adjusted so that the dc-to-dc converters can clock on different edges. For typical applications, a 410 kHz frequency is recommended. At light loads (low output current and small load resistor), the dc-to-dc converter enters a pulse-skipping mode to minimize switching power dissipation. #### **DC-to-DC Converter Inductor Selection** For typical 4 mA to 20 mA applications, a 10 $\mu$ H inductor (such as the XAL4040-103 from Coilcraft), combined with a switching frequency of 410 kHz, allows up to 24 mA to be driven into a load resistance of up to 1 k $\Omega$ with an AV<sub>CC</sub> supply of 4.5 V to 5.5 V. It is important to ensure that the inductor can handle the peak current without saturating, especially at the maximum ambient temperature. If the inductor enters saturation mode, efficiency decreases. The inductance value also drops during saturation and may result in the dc-to-dc converter circuit not being able to supply the required output power. #### DC-to-DC Converter External Schottky Diode Selection The AD5735 requires an external Schottky diode for correct operation. Ensure that the Schottky diode is rated to handle the maximum reverse breakdown voltage expected in operation and that the maximum junction temperature of the diode is not exceeded. The average current of the diode is approximately equal to the I<sub>LOAD</sub> current. Diodes with larger forward voltage drops result in a decrease in efficiency. #### **DC-to-DC Converter Compensation Capacitors** Because the dc-to-dc converter operates in discontinuous conduction mode, the uncompensated transfer function is essentially a single-pole transfer function. The pole frequency of the transfer function is determined by the output capacitance, input and output voltage, and output load of the dc-to-dc converter. The AD5735 uses an external capacitor in conjunction with an internal $150\,\mathrm{k}\Omega$ resistor to compensate the regulator loop. Alternatively, an external compensation resistor can be used in series with the compensation capacitor by setting the DC-DC comp bit in the dc-to-dc control register (see Table 28). In this case, a resistor of ${\sim}50~k\Omega$ is recommended. The advantages of this configuration are described in the AI $_{\rm CC}$ Supply Requirements— Slewing section. For typical applications, a 10 nF dc-to-dc compensation capacitor is recommended. ## DC-to-DC Converter Input and Output Capacitor Selection The output capacitor affects the ripple voltage of the dc-to-dc converter and indirectly limits the maximum slew rate at which the channel output current can rise. The ripple voltage is caused by a combination of the capacitance and the equivalent series resistance (ESR) of the capacitor. For typical applications, a ceramic capacitor of 4.7 $\mu F$ is recommended. Larger capacitors or parallel capacitors improve the ripple at the expense of reduced slew rate. Larger capacitors also affect the current requirements of the AV $_{\rm CC}$ supply while slewing (see the AI $_{\rm CC}$ Supply Requirements—Slewing section). The capacitance at the output of the dc-to-dc converter should be >3 $\mu F$ under all operating conditions. The input capacitor provides much of the dynamic current required for the dc-to-dc converter and should be a low ESR component. For the AD5735, a low ESR tantalum or ceramic capacitor of $10~\mu F$ is recommended for typical applications. Ceramic capacitors must be chosen carefully because they can exhibit a large sensitivity to dc bias voltages and temperature. X5R or X7R dielectrics are preferred because these capacitors remain stable over wider operating voltage and temperature ranges. Care must be taken if selecting a tantalum capacitor to ensure a low ESR value. #### **AIcc SUPPLY REQUIREMENTS—STATIC** The dc-to-dc converter is designed to supply a VBOOST\_x voltage of $$V_{BOOST\_x} = I_{OUT} \times R_{LOAD} + Headroom$$ (2) See Figure 52 for a plot of headroom supplied vs. output current. Therefore, for a fixed load and output voltage, the output current of the dc-to-dc converter can be calculated by the following formula: $$AI_{CC} = \frac{PowerOut}{Efficiency \times AV_{CC}} = \frac{I_{OUT} \times V_{BOOST}}{\eta_{V_{BOOST}} \times AV_{CC}}$$ (3) where: $I_{OUT}$ is the output current from $I_{OUT\_x}$ in amperes. $\eta_{V_{BOOST\_x}}$ is the efficiency at $V_{BOOST\_x}$ as a fraction (see Figure 54 and Figure 55). #### AIcc SUPPLY REQUIREMENTS—SLEWING The $AI_{\rm CC}$ current requirement while slewing is greater than in static operation because the output power increases to charge the output capacitance of the dc-to-dc converter. This transient current can be quite large (see Figure 80), although the methods described in the Reducing $AI_{\rm CC}$ Current Requirements section can reduce the requirements on the $AV_{\rm CC}$ supply. If not enough $AI_{CC}$ current can be provided, the $AV_{CC}$ voltage drops. Due to this $AV_{CC}$ drop, the $AI_{CC}$ current required for slewing increases further, causing the voltage at $AV_{CC}$ to drop further (see Equation 3). In this case, the $V_{BOOST\_x}$ voltage and, therefore, the output voltage, may never reach their intended values. Because the $AV_{CC}$ voltage is common to all channels, this voltage drop may also affect other channels. Figure 80. Alcc Current vs. Time for 24 mA Step Through 1 $k\Omega$ Load with Internal Compensation Resistor #### Reducing Alcc Current Requirements Two main methods can be used to reduce the $AI_{\rm CC}$ current requirements. One method is to add an external compensation resistor, and the other is to use slew rate control. These methods can be used together. #### Adding an External Compensation Resistor A compensation resistor can be placed at the COMP<sub>DCDC\_x</sub> pin in series with the 10 nF compensation capacitor. A 51 k $\Omega$ external compensation resistor is recommended. This compensation increases the slew time of the current output but reduces the AI<sub>CC</sub> transient current requirements. Figure 81 shows a plot of AI<sub>CC</sub> current for a 24 mA step through a 1 k $\Omega$ load when using a 51 k $\Omega$ compensation resistor. The compensation resistor reduces the current requirements through smaller loads even further, as shown in Figure 82. Figure 81. Alcc Current vs. Time for 24 mA Step Through 1 $k\Omega$ Load with External 51 $k\Omega$ Compensation Resistor Figure 82. Alcc Current vs. Time for 24 mA Step Through 500 $\Omega$ Load with External 51 k $\Omega$ Compensation Resistor #### **Using Slew Rate Control** Using slew rate control can greatly reduce the current requirements of the AV<sub>CC</sub> supply, as shown in Figure 83. Figure 83. Alcc Current vs. Time for 24 mA Step Through 1 k $\Omega$ Load with Slew Rate Control When using slew rate control, it is important to remember that the output cannot slew faster than the dc-to-dc converter. The dc-to-dc converter slews slowest at higher currents through large loads (for example, 1 k $\Omega$ ). The slew rate is also dependent on the configuration of the dc-to-dc converter. Two examples of the dc-to-dc converter output slew are shown in Figure 81 and Figure 82. (V\_BOOST corresponds to the output voltage of the dc-to-dc converter.) # APPLICATIONS INFORMATION VOLTAGE AND CURRENT OUTPUT PINS ON THE SAME TERMINAL When using a channel of the AD5735, the current and voltage output pins can be connected to two separate terminals or tied together and connected to a single terminal. The two output pins can be tied together because only the voltage output or the current output can be enabled at any one time. When the current output is enabled, the voltage output is in tristate mode, and when the voltage output is enabled, the current output is in tristate mode. When the two output pins are tied together, the POC pin must be tied low and the POC bit in the main control register set to 0, or, if the POC pin is tied high, the POC bit in the main control register must be set to 1 before the current output is enabled. As shown in the Absolute Maximum Ratings section, the output tolerances are the same for both the voltage and current output pins. The $+V_{SENSE\_x}$ and $-V_{SENSE\_x}$ connections are buffered so that current leakage into these pins is negligible when the part is operated in current output mode. #### **CURRENT OUTPUT MODE WITH INTERNAL RSET** When using the internal $R_{\text{SET}}$ resistor in current output mode, the output is significantly affected by how many other channels using the internal $R_{\text{SET}}$ are enabled and by the dc crosstalk from these channels. The internal $R_{\text{SET}}$ specifications in Table 1 are for all four channels enabled with the internal $R_{\text{SET}}$ selected and outputting the same code. For every channel enabled with the internal $R_{\rm SET}$ , the offset error decreases. For example, with one current output enabled using the internal $R_{\rm SET}$ , the offset error is 0.075% FSR. This value decreases proportionally as more current channels are enabled; the offset error is 0.056% FSR on each of two channels, 0.029% FSR on each of three channels, and 0.01% FSR on each of four channels. Similarly, the dc crosstalk when using the internal $R_{\text{SET}}$ is proportional to the number of current output channels enabled with the internal $R_{\text{SET}}$ . For example, with the measured channel at 0x8000 and another channel going from zero to full scale, the dc crosstalk is -0.011% FSR. With two other channels going from zero to full scale, the dc crosstalk is -0.019% FSR, and with all three other channels going from zero to full scale, it is -0.025% FSR. For the full-scale error measurement in Table 1, all channels are at 0xFFFF. This means that as any channel goes to zero scale, the full-scale error increases due to the dc crosstalk. For example, with the measured channel at 0xFFFF and three channels at zero scale, the full-scale error is 0.025% FSR. Similarly, if only one channel is enabled in current output mode with the internal $R_{\text{SET}}$ , the full-scale error is 0.025% FSR + 0.075% FSR = 0.1% FSR. #### PRECISION VOLTAGE REFERENCE SELECTION To achieve the optimum performance from the AD5735 over its full operating temperature range, a precision voltage reference must be used. Care should be taken with the selection of the precision voltage reference. The voltage applied to the reference inputs is used to provide a buffered reference for the DAC cores. Therefore, any error in the voltage reference is reflected in the outputs of the AD5735. Four possible sources of error must be considered when choosing a voltage reference for high accuracy applications: initial accuracy, long-term drift, temperature coefficient of the output voltage, and output voltage noise. Initial accuracy error on the output voltage of an external reference can lead to a full-scale error in the DAC. Therefore, to minimize these errors, a reference with a low initial accuracy error specification is preferred. Choosing a reference with an output trim adjustment, such as the ADR435, allows a system designer to trim out system errors by setting the reference voltage to a voltage other than the nominal. The trim adjustment can be used at any temperature to trim out any error. Long-term drift is a measure of how much the reference output voltage drifts over time. A reference with a tight long-term drift specification ensures that the overall solution remains relatively stable over its entire lifetime. The temperature coefficient of the reference output voltage affects INL, DNL, and TUE. A reference with a tight temperature coefficient specification should be chosen to reduce the dependence of the DAC output voltage on ambient temperature. In high accuracy applications, which have a relatively low noise budget, reference output voltage noise must be considered. Choosing a reference with as low an output noise voltage as practical for the system resolution required is important. Precision voltage references such as the ADR435 (XFET\* design) produce low output noise in the 0.1 Hz to 10 Hz bandwidth. However, as the circuit bandwidth increases, filtering the output of the reference may be required to minimize the output noise. Table 39. Recommended Precision Voltage References | Part No. | Initial Accuracy<br>(mV Maximum) | Long-Term Drift<br>(ppm Typical) | Temperature Coefficient (ppm/°C Maximum) | 0.1 Hz to 10 Hz Noise<br>(μV p-p Typical) | |----------|----------------------------------|----------------------------------|------------------------------------------|-------------------------------------------| | ADR445 | ±2 | 50 | 3 | 2.25 | | ADR02 | ±3 | 50 | 3 | 10 | | ADR435 | ±2 | 40 | 3 | 8 | | ADR395 | ±5 | 50 | 9 | 8 | | AD586 | ±2.5 | 15 | 10 | 4 | #### **DRIVING INDUCTIVE LOADS** When driving inductive or poorly defined loads, a capacitor may be required between the $I_{OUT\_x}$ pin and the AGND pin to ensure stability. A 0.01 $\mu$ F capacitor between $I_{OUT\_x}$ and AGND ensures stability of a load of 50 mH. The capacitive component of the load may cause slower settling, although this may be masked by the settling time of the AD5735. There is no maximum capacitance limit for the current output of the AD5735. #### TRANSIENT VOLTAGE PROTECTION The AD5735 contains ESD protection diodes that prevent damage from normal handling. The industrial control environment can, however, subject I/O circuits to much higher transients. To protect the AD5735 from excessively high voltage transients, external power diodes and a surge current limiting resistor (R<sub>P</sub>) are required, as shown in Figure 84. A typical value for R<sub>P</sub> is 10 $\Omega$ . The two protection diodes and the resistor (R<sub>P</sub>) must have appropriate power ratings. Figure 84. Output Transient Voltage Protection Further protection can be provided using transient voltage suppressors (TVSs), also referred to as transorbs. These components are available as unidirectional suppressors, which protect against positive high voltage transients, and as bidirectional suppressors, which protect against both positive and negative high voltage transients. Transient voltage suppressors are available in a wide range of standoff and breakdown voltage ratings. The TVS should be sized with the lowest breakdown voltage possible while not conducting in the functional range of the current output. It is recommended that all field connected nodes be protected. The voltage output node can be protected with a similar circuit, where D2 and the transorb are connected to AVss. For the voltage output node, the +Vsense\_x pin should also be protected with a large value series resistance to the transorb, such as 5 k $\Omega$ . In this way, the $I_{OUT\_x}$ and $V_{OUT\_x}$ pins can also be tied together and share the same protection circuitry. #### MICROPROCESSOR INTERFACING Microprocessor interfacing to the AD5735 is via a serial bus that uses a protocol compatible with microcontrollers and DSP processors. The communication channel is a 3-wire minimum interface consisting of a clock signal, a data signal, and a latch signal. The AD5735 requires a 24-bit data-word with data valid on the falling edge of SCLK. The DAC output update is initiated either on the rising edge of LDAC or, if LDAC is held low, on the rising edge of SYNC. The contents of the registers can be read using the readback function. #### AD5735-to-ADSP-BF527 Interface The AD5735 can be connected directly to the SPORT interface of the ADSP-BF527, an Analog Devices, Inc., Blackfin\* DSP. Figure 85 shows how the SPORT interface can be connected to control the AD5735. Figure 85. AD5735-to-ADSP-BF527 SPORT Interface #### **LAYOUT GUIDELINES** #### Grounding In any circuit where accuracy is important, careful consideration of the power supply and ground return layout helps to ensure the rated performance. The printed circuit board on which the AD5735 is mounted should be designed so that the analog and digital sections are separated and confined to certain areas of the board. If the AD5735 is in a system where multiple devices require an AGND-to-DGND connection, the connection should be made at one point only. The star ground point should be established as close as possible to the device. The $GNDSW_x$ pin and the ground connection for the $AV_{\rm CC}$ supply are referred to as PGND. PGND should be confined to certain areas of the board, and the PGND-to-AGND connection should be made at one point only. #### **Supply Decoupling** The AD5735 should have ample supply bypassing of 10 $\mu F$ in parallel with 0.1 $\mu F$ on each supply, located as close to the package as possible, ideally right up against the device. The 10 $\mu F$ capacitors are the tantalum bead type. The 0.1 $\mu F$ capacitors should have low effective series resistance (ESR) and low effective series inductance (ESL), such as the common ceramic types, which provide a low impedance path to ground at high frequencies to handle transient currents due to internal logic switching. #### **Traces** The power supply lines of the AD5735 should use as large a trace as possible to provide low impedance paths and reduce the effects of glitches on the power supply line. Fast switching signals such as clocks should be shielded with digital ground to prevent radiating noise to other parts of the board and should never be run near the reference inputs. A ground line routed between the SDIN and SCLK traces helps reduce crosstalk between them (not required on a multilayer board that has a separate ground plane, but separating the lines helps). It is essential to minimize noise on the REFIN line because it couples through to the DAC output. Avoid crossover of digital and analog signals. Traces on opposite sides of the board should run at right angles to each other to reduce the effects of feedthrough on the board. A microstrip technique is by far the best method, but it is not always possible with a double-sided board. In this technique, the component side of the board is dedicated to ground plane, and signal traces are placed on the solder side. #### **DC-to-DC Converters** To achieve high efficiency, good regulation, and stability, a well-designed printed circuit board layout is required. Follow these guidelines when designing printed circuit boards (see Figure 78): - Keep the low ESR input capacitor, C<sub>IN</sub>, close to AV<sub>CC</sub> and PGND. - Keep the high current path from $C_{IN}$ through the inductor ( $L_{DCDC}$ ) to SW<sub>x</sub> and PGND as short as possible. - Keep the high current path from C<sub>IN</sub> through the inductor (L<sub>DCDC</sub>), the diode (D<sub>DCDC</sub>), and the output capacitor (C<sub>DCDC</sub>) as short as possible. - Keep high current traces as short and as wide as possible. The path from C<sub>IN</sub> through the inductor (L<sub>DCDC</sub>) to SW<sub>x</sub> and PGND should be able to handle a minimum of 1 A. - Place the compensation components as close as possible to the COMP<sub>DCDC\_x</sub> pin. - Avoid routing high impedance traces near any node connected to SW<sub>x</sub> or near the inductor to prevent radiated noise injection. #### **GALVANICALLY ISOLATED INTERFACE** In many process control applications, it is necessary to provide an isolation barrier between the controller and the unit being controlled to protect and isolate the controlling circuitry from any hazardous common-mode voltages that may occur. The Analog Devices *i*Coupler® products can provide voltage isolation in excess of 2.5 kV. The serial loading structure of the AD5735 makes it ideal for isolated interfaces because the number of interface lines is kept to a minimum. Figure 86 shows a 4-channel isolated interface to the AD5735 using an ADuM1411. For more information, visit www.analog.com. Figure 86. 4-Channel Isolated Interface to the AD5735 ### **OUTLINE DIMENSIONS** Figure 87. 64-Lead Lead Frame Chip Scale Package [LFCSP\_VQ] 9 mm × 9 mm Body, Very Thin Quad (CP-64-3) Dimensions shown in millimeters #### **ORDERING GUIDE** | Model <sup>1</sup> | Resolution (Bits) | Temperature Range | Package Description | Package Option | |--------------------|-------------------|-------------------|---------------------|----------------| | AD5735ACPZ | 12 | −40°C to +105°C | 64-Lead LFCSP_VQ | CP-64-3 | | AD5735ACPZ-REEL7 | 12 | −40°C to +105°C | 64-Lead LFCSP_VQ | CP-64-3 | <sup>&</sup>lt;sup>1</sup> Z = RoHS Compliant Part. ## NOTES **NOTES**