# 64 K × 16 Static RAM #### **Features** - 3.3 V operation (3.0 V-3.6 V) - High speed □ t<sub>AA</sub> = 15 ns - CMOS for optimum speed/power - Low Active Power □ 576 mW (max) - Low CMOS Standby Power □ 1.80 mW (max) - Automatic power-down when deselected - Independent control of upper and lower bits - Available in 44-pin TSOP II and 48-ball Mini BGA package #### **Functional Description** The CY7C1021BNV33 <sup>[1]</sup> is a high-performance CMOS static RAM organized as 65,536 words by 16 bits. This device has an automatic power-down feature that significantly reduces power consumption when deselected. Writing to the device is accomplished by taking Chip Enable $(\overline{CE})$ and Write Enable (WE) inputs LOW. If Byte Low Enable (BLE) is LOW, then data from I/O pins (I/O $_0$ through I/O $_7$ ), is written into the location specified on the address pins (A $_0$ through A $_15$ ). If Byte High Enable (BHE) is LOW, then data from I/O pins (I/O $_8$ through I/O $_15$ ) is written into the location specified on the address pins (A $_0$ through A $_15$ ). Reading from the device is accomplished by taking Chip Enable $(\overline{\text{CE}})$ and Output Enable $(\overline{\text{OE}})$ LOW while forcing the Write Enable $(\overline{\text{WE}})$ HIGH. If Byte Low Enable $(\overline{\text{BLE}})$ is LOW, then data from the memory location specified by the address pins will appear on $I/O_0$ to $I/O_7$ . If Byte High Enable $(\overline{\text{BHE}})$ is LOW, then data from memory will appear on $I/O_8$ to $I/O_{15}$ . See the truth table at the back of this data sheet for a complete description of read and write modes. The input/output pins (I/O $_0$ through I/O $_{15}$ ) are placed in a high-impedance state when the device is deselected (CE HIGH), the outputs are disabled (OE HIGH), the BHE and BLE are disabled (BHE, BLE HIGH), or during a write operation (CE LOW, and WE LOW). The CY7C1021BNV33 is available in standard 44-pin TSOP Type II and 48-ball mini BGA packages.a For a complete list of related documentation, click here. Note Revised January 16, 2015 <sup>1.</sup> For guidelines on SRAM system design, please refer to the 'System Design Guidelines' Cypress application note, available on the internet at www.cypress.com. # **Logic Block Diagram** ### **Selection Guide** | | -15 | |-----------------------------------|-----| | Maximum Access Time (ns) | 15 | | Maximum Operating Current (mA) | 160 | | Maximum CMOS Standby Current (mA) | 0.5 | ## Contents | Pin Configurations | 4 | |--------------------------------|----| | Maximum Ratings | 5 | | Operating Range | | | Electrical Characteristics | | | Capacitance | | | AC Test Loads and Waveforms | | | Switching Characteristics | | | Data Retention Characteristics | | | Data Retention Waveform | | | Switching Waveforms | | | | 12 | | Ordering information | 13 | |-----------------------------------------|----| | Ordering Code Definitions | 13 | | Package Diagrams | 14 | | Acronyms | 16 | | Document Conventions | 16 | | Units of Measure | 16 | | Document History Page | 17 | | Sales, Solutions, and Legal Information | 18 | | Worldwide Sales and Design Support | 18 | | Products | 18 | | PSoC Solutions | 18 | ## **Pin Configurations** ## **Maximum Ratings** | DC Input Voltage [2] | 0.5 V to V <sub>CC</sub> + 0.5 V | |---------------------------------------------------------|----------------------------------| | Current into Outputs (LOW) | 20 mA | | Static Discharge Voltage (per MIL-STD-883, Method 3015) | > 2001 V | | Latch-Up Current | > 200 mA | ## **Operating Range** | Range | Ambient Temperature | V <sub>CC</sub> | |------------|---------------------|-----------------| | Industrial | –40 °C to +85 °C | 3.3 V ± 10% | ### **Electrical Characteristics** Over the Operating Range | Parameter | Description | Test Conditions | -1 | Unit | | |------------------|--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------------------|-------| | Parameter | Description | lest Conditions | Min | Max | Oilit | | V <sub>OH</sub> | Output HIGH Voltage | V <sub>CC</sub> = Min, I <sub>OH</sub> = -4.0 mA | 2.4 | _ | V | | $V_{OL}$ | Output LOW Voltage | V <sub>CC</sub> = Min, I <sub>OL</sub> = 8.0 mA | - | 0.4 | V | | V <sub>IH</sub> | Input HIGH Voltage | | 2.2 | V <sub>CC</sub> + 0.3 | V | | $V_{IL}$ | Input LOW Voltage [2] | | -0.3 | 0.8 | V | | I <sub>IX</sub> | Input Load Current | $GND \le V_I \le V_{CC}$ | <b>-1</b> | +1 | μΑ | | I <sub>OZ</sub> | Output Leakage Current | $GND \le V_1 \le V_{CC}$ , Output Disabled | -1 | +1 | μΑ | | I <sub>CC</sub> | V <sub>CC</sub> Operating Supply Current | $V_{CC}$ = Max, $I_{OUT}$ = 0 mA, f = $f_{MAX}$ = 1/ $t_{RC}$ | _ | 160 | mA | | I <sub>SB1</sub> | Automatic CE Power Down<br>Current – TTL Inputs | $Max V_{CC}$ , $\overline{CE} \ge V_{IH}$ , $V_{IN} \ge V_{IH}$ or $V_{IN} \le V_{IL}$ , $f = f_{MAX}$ | - | 40 | mA | | I <sub>SB2</sub> | Automatic CE Power Down<br>Current – CMOS Inputs | Max $V_{CC}$ , $\overline{CE} \ge V_{CC} - 0.3 \text{ V}$ , $V_{IN} \ge V_{CC} - 0.3 \text{ V or } V_{IN} \le 0.3 \text{ V}$ , $f = 0$ | - | 500 | μА | ## Capacitance | Parameter [3] | Description | Test Conditions | Max | Unit | |------------------|--------------------|-----------------------------------|-----|------| | C <sub>IN</sub> | Input capacitance | T <sub>A</sub> = 25 °C, f = 1 MHz | 6 | pF | | C <sub>OUT</sub> | Output capacitance | | 8 | pF | #### Notes - 2. Minimum voltage is –2.0 V for pulse durations of less than 20 ns. - 3. Tested initially and after any design or process changes that may affect these parameters. ## **AC Test Loads and Waveforms** Figure 1. AC Test Loads and Waveforms ## **Switching Characteristics** Over the Operating Range | Parameter [4] | Description | - | 15 | 11 | | |-------------------|------------------------------------|----------|-----|--------|--| | Parameter | Description | | Max | _ Unit | | | READ CYCLE | | <u>'</u> | | | | | t <sub>RC</sub> | Read Cycle Time | 15 | _ | ns | | | t <sub>AA</sub> | Address to Data Valid | _ | 15 | ns | | | t <sub>OHA</sub> | Data Hold from Address Change | 3 | _ | ns | | | t <sub>ACE</sub> | CE LOW to Data Valid | - | 15 | ns | | | t <sub>DOE</sub> | OE LOW to Data Valid | - | 7 | ns | | | t <sub>LZOE</sub> | OE LOW to Low Z | 0 | - | ns | | | t <sub>HZOE</sub> | OE HIGH to High Z [5, 6] | - | 7 | ns | | | t <sub>LZCE</sub> | CE LOW to Low Z [6] | 3 | - | ns | | | t <sub>HZCE</sub> | CE HIGH to High Z [5, 6] | - | 7 | ns | | | t <sub>PU</sub> | CE LOW to Power-Up | 0 | - | ns | | | t <sub>PD</sub> | CE HIGH to Power-Down | - | 15 | ns | | | t <sub>DBE</sub> | Byte Enable to Data Valid | - | 7 | ns | | | t <sub>LZBE</sub> | Byte Enable to Low Z | 0 | _ | ns | | | t <sub>HZBE</sub> | Byte Disable to High Z | - | 7 | ns | | | WRITE CYCLE | [7, 8] | · | | | | | t <sub>WC</sub> | Write Cycle Time | 15 | - | ns | | | t <sub>SCE</sub> | CE LOW to Write End | 10 | - | ns | | | t <sub>AW</sub> | Address Set-Up to Write End | 10 | - | ns | | | t <sub>HA</sub> | Address Hold from Write End | 0 | - | ns | | | t <sub>SA</sub> | Address Set-Up to Write Start | 0 | - | ns | | | t <sub>PWE</sub> | WE Pulse Width | 10 | _ | ns | | | t <sub>SD</sub> | Data Set-Up to Write End | 8 | _ | ns | | | t <sub>HD</sub> | Data Hold from Write End | 0 | - | ns | | | t <sub>LZWE</sub> | WE HIGH to Low Z [6] | 3 | - | ns | | | t <sub>HZWE</sub> | WE LOW to High Z <sup>[5, 6]</sup> | _ | 7 | ns | | | t <sub>BW</sub> | Byte Enable to End of Write | 9 | - | ns | | #### Notes <sup>4.</sup> Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5 V, input pulse levels of 0 to 3.0 V, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> and 30-pF load capacitance. t<sub>HZOE</sub>, t<sub>HZDE</sub>, t<sub>HZCE</sub>, and t<sub>HZWE</sub> are specified with a load capacitance of 5 pF as in part (b) of Figure 1 on page 6. Transition is measured ±500 mV from steady-state voltage. At any given temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>I,ZCE</sub>, t<sub>HZOE</sub> is less than t<sub>I,ZCE</sub>, and t<sub>HZWE</sub> is less than t<sub>I,ZWE</sub> for any given device. The internal write time of the memory is defined by the overlap of CE LOW, WE LOW and BHE / BLE LOW. CE, WE and BHE / BLE must be LOW to initiate a write, and LOW to HIGH transition on any of these signals can terminate the write. The input data set-up and hold timing should be referenced to the leading edge of the signal that terminates the write. <sup>8.</sup> The minimum write cycle time for Write Cycle No. 3 (WE controlled, OE LOW) should be equal to the sum of tsD and tHZWE. ## **Data Retention Characteristics** Over the Operating Range (L version only) | Parameter | Description | Conditions <sup>[9]</sup> | Min | Max | Unit | |----------------------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------| | $V_{DR}$ | V <sub>CC</sub> for Data Retention | | 2.0 | - | V | | I <sub>CCDR</sub> | Data Retention Current | $V_{CC} = V_{DR} = 2.0 \text{ V}, \overline{CE} \ge V_{CC} - 0.3 \text{ V},$<br>$V_{IN} \ge V_{CC} - 0.3 \text{ V or } V_{IN} \le 0.3 \text{ V}$ | _ | 100 | μА | | t <sub>CDR</sub> <sup>[10]</sup> | Chip Deselect to Data Retention Time | | 0 | _ | ns | | t <sub>R</sub> <sup>[11]</sup> | Operation Recovery Time | | 15 | _ | ns | ### **Data Retention Waveform** Figure 2. Data Retention Waveform <sup>9.</sup> No input may exceed $V_{\rm CC}$ + 0.5 V. 10. Tested initially and after any design or process changes that may affect these parameters. 11. $t_{\rm r} \le 3$ ns for the -12 and -15 speeds. $t_{\rm r} \le 5$ ns for the -20 and slower speeds. ## **Switching Waveforms** Figure 3. Read Cycle No. 1 [12, 13] Figure 4. Read Cycle No. 2 (OE Controlled) [13, 14] <sup>12.</sup> Device is continuously selected. $\overline{OE}$ , $\overline{CE}$ , $\overline{BHE}$ and/or $\overline{BHE}$ = $V_{IL}$ . 13. $\overline{WE}$ is HIGH for read cycle. <sup>14.</sup> Address valid prior to or coincident with $\overline{\text{CE}}$ transition LOW. ### Switching Waveforms(continued) Figure 5. Write Cycle No. 1 (CE Controlled) [15, 16, 17] Figure 6. Write Cycle No. 2 (BLE or BHE Controlled) [15, 16, 17] #### Notes <sup>15.</sup> The internal write time of the memory is defined by the overlap of WE, $\overline{CE} = V_{|L}$ , $\overline{BHE}$ , $\overline{BLE}$ , or both $= V_{|L}$ . All signals must be active to initiate a write and any of these signals can terminate a write by going inactive. The data input setup and hold timing must be referenced to the edge of the signal that terminates the write. 16. Data I/O is high impedance if $\overline{OE}$ or $\overline{BHE}$ and/or $\overline{BLE} = V_{|H}$ . 17. If $\overline{CE}$ goes HIGH simultaneously with WE going HIGH, the output remains in a high-impedance state. 18. During this period, the I/Os are in output state. Do not apply input signals. ## Switching Waveforms(continued) Figure 7. Write Cycle No. 3 (WE Controlled, OE LOW) [19, 20, 21] <sup>19.</sup> The internal write time of the memory is defined by the overlap of WE, CE = V<sub>IL</sub>, BHE, BLE, or both = V<sub>IL</sub>. All signals must be active to initiate a write and any of these signals can terminate a write by going <u>ina</u>ctive. The data input setup and hold timing must be referenced to the edge of the signal that terminates the write. 20. If CE goes HIGH simultaneously with WE going HIGH, the output remains in a high-impedance state. <sup>21.</sup> The minimum write cycle pulse width should be equal to the sum of tsD and tHZWE. ## **Truth Table** | CE | OE | WE | BLE | BHE | I/O <sub>0</sub> –I/O <sub>7</sub> | I/O <sub>8</sub> –I/O <sub>15</sub> | Mode | Power | |----|----|----|-----|-----|------------------------------------|-------------------------------------|----------------------------|----------------------------| | Н | Х | Х | Х | Х | High Z | High Z | Power-Down | Standby (I <sub>SB</sub> ) | | L | L | Н | L | L | Data Out | Data Out | Read - All bits | Active (I <sub>CC</sub> ) | | | | | L | Н | Data Out | High Z | Read - Lower bits only | Active (I <sub>CC</sub> ) | | | | | Н | L | High Z | Data Out | Read - Upper bits only | Active (I <sub>CC</sub> ) | | L | Х | L | L | L | Data In | Data In | Write - All bits | Active (I <sub>CC</sub> ) | | | | | L | Н | Data In | High Z | Write - Lower bits only | Active (I <sub>CC</sub> ) | | | | | Н | L | High Z | Data In | Write - Upper bits only | Active (I <sub>CC</sub> ) | | L | Н | Н | Х | Х | High Z | High Z | Selected, Outputs Disabled | Active (I <sub>CC</sub> ) | | L | Х | Х | Н | Н | High Z | High Z | Selected, Outputs Disabled | Active (I <sub>CC</sub> ) | ## **Ordering Information** Cypress offers other versions of this type of product in many different configurations and features. The following table contains only the list of parts that are currently available. For a complete listing of all options, visit the Cypress website at <a href="http://www.cypress.com">http://www.cypress.com</a> and refer to the product summary page at <a href="http://www.cypress.com/products">http://www.cypress.com/products</a> or contact your local sales representative. Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives and distributors. To find the office closest to you, visit us at http://www.cypress.com/go/datasheet/offices. | Speed (ns) | Ordering Code | Package<br>Diagram | Package Type | Operating Range | |------------|----------------------|--------------------|--------------------------------|-----------------| | 15 | CY7C1021BNV33L-15BAI | 51-85096 | 48-ball Mini BGA (7 mm × 7 mm) | Industrial | | | CY7C1021BNV33L-15ZXI | 51-85087 | 44-pin TSOP Type II (Pb-free) | | Please contact local sales representative regarding availability of these parts. #### **Ordering Code Definitions** ## **Package Diagrams** Figure 8. 48-ball FBGA (7 mm × 7 mm × 1.2 mm) BA48 Package Outline, 51-85096 ### TOP VIEW ### Package Diagrams(continued) Figure 9. 44-pin TSOP Z44-II Package Outline, 51-85087 51-85087 \*E ## Acronyms | Acronym | Description | |---------|-----------------------------------------| | BGA | Ball Grid Array | | CE | Chip Enable | | CMOS | Complementary Metal Oxide Semiconductor | | FBGA | Fine-pitch Ball Grid Array | | I/O | Input/Output | | ŌĒ | Output Enable | | SRAM | Static Random Access Memory | | TSOP | Thin Small-Outline Package | | TTL | Transistor-Transistor Logic | | WE | Write Enable | ## **Document Conventions** ### **Units of Measure** | Symbol | Unit of Measure | | | |--------|-----------------|--|--| | °C | degree Celsius | | | | MHz | megahertz | | | | μΑ | microampere | | | | μs | microsecond | | | | mA | illiampere | | | | mm | millimeter | | | | mW | milliwatt | | | | ns | nanosecond | | | | Ω | ohm | | | | % | percent | | | | pF | picofarad | | | | V | volt | | | | W | watt | | | # **Document History Page** | Rev. | ECN No. | Issue Date | Orig. of<br>Change | Description of Change | |------|---------|------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ** | 423847 | See ECN | NXR | New data sheet. | | *A | 2897061 | 03/22/10 | AJU | Updated Ordering Information (Removed obsolete parts from ordering information table). Updated Package Diagrams. | | *B | 3109897 | 12/14/2010 | AJU | Added Ordering Code Definitions. | | *C | 3103073 | 03/08/2011 | PRAS | Updated Package Diagrams. Added Acronyms and Units of Measure. Updated in new template. | | *D | 3403051 | 10/12/2011 | AJU | Updated Ordering Information (Removed prune part number CY7C1021BNV33L-15VXI). Updated Package Diagrams. | | *E | 3937949 | 03/19/2013 | MEMJ | Removed all references of 400-mil SOJ package in the document. Updated Switching Characteristics: Updated Note 7. Updated Switching Waveforms: Updated Figure 5, Figure 6. Added Note 15, 18 and referred the same notes in Figure 5, Figure 6. Referred Note 16, 17 in Figure 6. Referred Note 19, 20 in Figure 7. Updated Package Diagrams: spec 51-85087 – Changed revision from *D to *E. | | *F | 4578447 | 01/16/2015 | MEMJ | Added related documentation hyperlink in page 1. Updated Figure 8 in Package Diagrams (spec 51-85096 *I to *J). Added Note 8 in Switching Characteristics. Added note reference 8 in the Switching Characteristics table. Added Note 21 in Switching Waveforms. Added note reference 21 in Figure 7. | ## Sales, Solutions, and Legal Information #### **Worldwide Sales and Design Support** Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. #### **Products** Automotive Clocks & Buffers Interface Lighting & Power Control Memory PSoC Touch Sensing USB Controllers Wireless/RF cypress.com/go/automotive cypress.com/go/clocks cypress.com/go/interface cypress.com/go/powerpsoc cypress.com/go/memory cypress.com/go/psoc cypress.com/go/touch cypress.com/go/USB cypress.com/go/wireless #### PSoC® Solutions psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP #### **Cypress Developer Community** Community | Forums | Blogs | Video | Training #### **Technical Support** cypress.com/go/support © Cypress Semiconductor Corporation, 2006-2015. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement.