## Product Preview

## **ESD Protection Diodes**

# Low Capacitance ESD Protection Diodes for High Speed Data Line

The ESD7102 transient voltage suppressor is designed to protect high speed data lines from ESD. Ultra-low capacitance and low ESD clamping voltage make this device an ideal solution for protecting voltage sensitive high speed data lines. The small form factor, flow-through style package allows for easy PCB layout and matched trace lengths necessary to maintain consistent impedance between high speed differential lines such as USB 3.0 and HDMI.

#### **Features**

- Low Capacitance (0.3 pF Typical, I/O to GND)
- Short to Battery Survivability
- Protection for the Following IEC Standards: IEC 61000–4–2 Level 4 (ESD)
- Low ESD Clamping Voltage (30 V Typical, +16 A TLP, I/O to GND)
- SZ Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q101 Qualified and PPAP Capable
- These Devices are Pb-Free and are RoHS Compliant

#### **Typical Applications**

- USB2.0/3.0
- LVDS
- HDMI
- High Speed Differential Pairs

#### MAXIMUM RATINGS (T<sub>J</sub> = 25°C unless otherwise noted)

| Rating                                            | Symbol           | Value       | Unit     |
|---------------------------------------------------|------------------|-------------|----------|
| Operating Junction Temperature Range              | $T_J$            | -55 to +125 | °C       |
| Storage Temperature Range                         | T <sub>stg</sub> | -55 to +150 | °C       |
| Lead Solder Temperature –<br>Maximum (10 Seconds) | TL               | 260         | °C       |
| IEC 61000-4-2 Contact<br>IEC 61000-4-2 Air        | ESD              | ±8<br>±15   | kV<br>kV |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.



#### ON Semiconductor®

#### www.onsemi.com



SC-75 CASE 463



**MARKING** 

XX

= Specific Device Code

= Date Code

## PIN CONFIGURATION AND SCHEMATIC





#### ORDERING INFORMATION

See detailed ordering, marking and shipping information in the package dimensions section on page 5 of this data sheet.

This document contains information on a product under development. ON Semiconductor reserves the right to change or discontinue this product without notice.

#### **ELECTRICAL CHARACTERISTICS** (T<sub>A</sub> = 25°C unless otherwise specified)

| Parameter                        | Symbol          | Conditions                                                                                           | Min Typ                                |                           |    | Unit |
|----------------------------------|-----------------|------------------------------------------------------------------------------------------------------|----------------------------------------|---------------------------|----|------|
| Reverse Working<br>Voltage       | $V_{RWM}$       | I/O Pin to GND                                                                                       | 5                                      |                           | 16 | V    |
| Breakdown Voltage                | $V_{BR}$        | I <sub>T</sub> = 1 mA, I/O Pin to GND                                                                | 16.5                                   |                           |    | V    |
| Reverse Leakage<br>Current       | I <sub>R</sub>  | V <sub>RWM</sub> = 5 V, I/O Pin to GND                                                               | V <sub>RWM</sub> = 5 V, I/O Pin to GND |                           | 1  | μΑ   |
| Clamping Voltage<br>(Note 1)     | V <sub>C</sub>  | IEC61000-4-2, ±8 kV Contact                                                                          | See Figures 3 and 4                    |                           |    |      |
| Clamping Voltage TLP<br>(Note 2) | V <sub>C</sub>  | I <sub>PP</sub> = 8 A<br>I <sub>PP</sub> = 16 A<br>I <sub>PP</sub> = -8 A<br>I <sub>PP</sub> = -16 A |                                        | 25<br>30<br>-5.5<br>-10.8 |    | V    |
| Junction Capacitance<br>Match    | ΔCJ             | VR = 0 V, f = 1 MHz between I/O1 to GND and I/O 2 to GND                                             |                                        | 10                        | %  |      |
| Junction Capacitance             | CJ              | VR = 0 V, f = 1 MHz between I/O Pins 0.2 0.4                                                         |                                        | 0.4                       | pF |      |
| Junction Capacitance             | СЈ              | VR = 0 V, f = 1 MHz between I/O Pins and GND 0.3 0.5                                                 |                                        | 0.5                       | pF |      |
| 3dB Bandwidth                    | f <sub>BW</sub> | $R_L = 50 \Omega$                                                                                    |                                        | 5                         |    | GHz  |

- 1. For test procedure see Figures 5 and 6 and application note AND8307/D.
- 2. ANSI/ESD STM5.5.1 Electrostatic Discharge Sensitivity Testing using Transmission Line Pulse (TLP) Model. TLP conditions:  $Z_0 = 50 \Omega$ ,  $t_p = 100$  ns,  $t_r = 4$  ns, averaging window;  $t_1 = 30$  ns to  $t_2 = 60$  ns.



#### IEC 61000-4-2 Spec.

| Level | Test Volt-<br>age (kV) | First Peak<br>Current<br>(A) | Current at 30 ns (A) | Current at<br>60 ns (A) |
|-------|------------------------|------------------------------|----------------------|-------------------------|
| 1     | 2                      | 7.5                          | 4                    | 2                       |
| 2     | 4                      | 15                           | 8                    | 4                       |
| 3     | 6                      | 22.5                         | 12                   | 6                       |
| 4     | 8                      | 30                           | 16                   | 8                       |



Figure 5. IEC61000-4-2 Spec



Figure 6. Diagram of ESD Clamping Voltage Test Setup

The following is taken from Application Note AND8308/D – Interpretation of Datasheet Parameters for ESD Devices.

#### **ESD Voltage Clamping**

For sensitive circuit elements it is important to limit the voltage that an IC will be exposed to during an ESD event to as low a voltage as possible. The ESD clamping voltage is the voltage drop across the ESD protection diode during an ESD event per the IEC61000–4–2 waveform. Since the IEC61000–4–2 was written as a pass/fail spec for larger

systems such as cell phones or laptop computers it is not clearly defined in the spec how to specify a clamping voltage at the device level. ON Semiconductor has developed a way to examine the entire voltage waveform across the ESD protection diode over the time domain of an ESD pulse in the form of an oscilloscope screenshot, which can be found on the datasheets for all ESD protection diodes. For more information on how ON Semiconductor creates these screenshots and how to interpret them please refer to AND8307/D.



NOTE: TLP parameter:  $Z_0 = 50 \Omega$ ,  $t_p = 100 \text{ ns}$ ,  $t_r = 300 \text{ ps}$ , averaging window:  $t_1 = 30 \text{ ns}$  to  $t_2 = 60 \text{ ns}$ .

#### Transmission Line Pulse (TLP) Measurement

Transmission Line Pulse (TLP) provides current versus voltage (I–V) curves in which each data point is obtained from a 100 ns long rectangular pulse from a charged transmission line. A simplified schematic of a typical TLP system is shown in Figure 9. TLP I–V curves of ESD protection devices accurately demonstrate the product's ESD capability because the 10s of amps current levels and under 100 ns time scale match those of an ESD event. This is illustrated in Figure 10 where an 8 kV IEC 61000–4–2 current waveform is compared with TLP current pulses at 8 A and 16 A. A TLP I–V curve shows the voltage at which the device turns on as well as how well the device clamps voltage over a range of current levels.



Figure 9. Simplified Schematic of a Typical TLP System



Figure 10. Comparison Between 8 kV IEC 61000-4-2 and 8 A and 16 A TLP Waveforms



Figure 11. USB3.0 Eye Diagram with and without ESD7102 at 5 Gb/s



Figure 12. Typical Insertion Loss

#### **ORDERING INFORMATION**

| Device         | Package            | Shipping <sup>†</sup> |
|----------------|--------------------|-----------------------|
| ESD7102BT1G    | SC-75<br>(Pb-Free) | 3000 / Tape & Reel    |
| SZESD7102BT1G* | SC-75<br>(Pb-Free) | 3000 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

<sup>\*</sup>SZ Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable.

#### PACKAGE DIMENSIONS

#### SC-75/SOT-416 CASE 463-01 ISSUE F





#### NOTES:

- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- 2. CONTROLLING DIMENSION: MILLIMETER.

|     | MIL      | MILLIMETERS INCHES |      |          |       | ;     |
|-----|----------|--------------------|------|----------|-------|-------|
| DIM | MIN      | NOM                | MAX  | MIN      | NOM   | MAX   |
| Α   | 0.70     | 0.80               | 0.90 | 0.027    | 0.031 | 0.035 |
| A1  | 0.00     | 0.05               | 0.10 | 0.000    | 0.002 | 0.004 |
| b   | 0.15     | 0.20               | 0.30 | 0.006    | 0.008 | 0.012 |
| C   | 0.10     | 0.15               | 0.25 | 0.004    | 0.006 | 0.010 |
| D   | 1.55     | 1.60               | 1.65 | 0.059    | 0.063 | 0.067 |
| Е   | 0.70     | 0.80               | 0.90 | 0.027    | 0.031 | 0.035 |
| е   | 1.00 BSC |                    |      | 0.04 BSC |       |       |
| L   | 0.10     | 0.15               | 0.20 | 0.004    | 0.006 | 0.008 |
| HE  | 1.50     | 1.60               | 1.70 | 0.061    | 0.063 | 0.065 |

#### SOLDERING FOOTPRINT\*



\*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

ON Semiconductor and was are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opport

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com

DTOIL Free USA/Canada

DTOIL Free USA/Canada

DTOIL Free USA/Canada

DIFFREE USA/Canada

Japan Customer Focus C
Phone: 81–3–5817–1050

N. American Technical Support: 800–282–9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative