# **Application Manual** # AB-RTCMC-32.768kHz-ZIZE-S2 Ultra Low Power Real Time Clock/Calendar Module with SPI Interface # **CONTENTS** | 1.0 Overview | 3 | |------------------------------------------------------------------------|----| | 1.1 General Description | 3 | | 2.0 Block Diagram | 3 | | 2.1 Pinout | 4 | | 2.2 Pin Description | 4 | | 2.3 Functional Description | 4 | | 2.4 Device Protection Diagram | 5 | | 2.5 Low Power Operation | 5 | | 3.0 Register Organization | 6 | | 3.1 Status Register Function | 6 | | 3.1.1 Control_1 | 6 | | 3.1.2 Control_2 | 7 | | 3.1.3 OS-Flag | 8 | | 3.1.4 Reset; Power-Up and Software Reset | | | 3.1.5 Register Reset Values | 9 | | 3.2 Time and Date Function, Data Flow | 10 | | 3.2.1 Seconds, Minutes, Hours, Days, Weekdays, Months, Years Registers | | | 3.2.2 Data Flow Time and Date Function | | | 3.3 Alarm Function | | | 3.3.1 Alarm Function Block Diagram | | | 3.3.2 Alarm Flag | | | 3.4 Timer Function | | | 3.4.1 Second and Minute Timer Interrupt | | | 3.4.2 Countdown Timer Function | | | 3.4.3 Timer Flags | | | 3.5 Interrupt Output | | | 3.5.1 Minute / Second Interrupt | | | 3.5.2 Countdown Timer Interrupt | | | 3.5.3 Alarm Interrupt | | | 3.5.4 Correction Pulse Interrupt | | | 3.6 Clock Output CLKOUT | | | 3.6.1 Clock Output Enable Pin CLKOE | | | 3.7 Frequency Offset Compensation Register . | | | 3.8 STOP Bit Function | | | 4.0 3-Line Serial Interface (SPI-Bus) | | | 4.1 Serial Bus Read / Write Examples | | | 4.2 Interface Watchdog Timer | | | 5.0 Electrical Characteristics | | | 5.1 Absolute Maximum Ratings | | | 5.2 Frequency and Time Characteristics | | | 5.3 Static Characteristics | | | 5.4 Dynamic Characteristics SPI-Bus | | | 5.5 SPI Interface Timing | | | 6.0 Application Information | | | 7.0 Package Dimension and Solderpad Layout | | | 7.1 Package Marking and Pin 1 Index | | | 8.0 Maximum Reflow Condition | | | 10.0 Package Info Carrier Tape | | | 10.1 Reel 7 Inch for 12mm Tape | | | 17.1 1800 / 1001 171 1711111 1717 | | # AB-RTCMC-32.768kHz-ZIZE-S2 # **Ultra Low Power Real Time Clock / Calendar Module with Serial Peripheral Interface (SPI-Bus)** ## 1.0 OVERVIEW - RTC module with built-in "Tuning Fork" crystal oscillating at 32.768 kHz - Ultra low power consumption: 130nA typ @ $V_{DD} = 3.0 \text{V} / T_{amb} = 25^{\circ}\text{C}$ - Wide clock operating voltage: 1.1 5.5V - Wide Interface operating voltage: 1.6 5.5V - User programmable Frequency Offset Compensation Register for improved time accuracy - 4-wire SPI-Interface with a maximum data rate of 6.25 Mbits/s. - Provides year, month, day, weekday, hours, minutes, seconds - Alarm and Timer functions, internal low-voltage detector, power-on reset and watchdog function. - Open-drain Interrupt and programmable CLKOUT pins for peripheral devices (32.768kHz down to 1Hz) - Small and compact package-size of 5.0 x 3.2 x 1.2mm, RoHS-compliant and 100% lead-free. ## 1.1 GENERAL DESCRIPTION The AB-RTCMC-32.768kHz-ZIZE-S2 is a CMOS real-time clock/calendar module optimized for ultra low power consumption. Data is transferred serially via a Serial Peripheral Interface (SPI-bus) with a maximum data rate of 6.25Mbits/s. The built-in word address register is incremented automatically after each written or read data byte. Beyond standard RTC-functions like year, month, day, weekday, hours, minutes, seconds information, the AB-RTCMC-32.768kHz-ZIZE-S2 offers Alarm and Timer-Interrupt function, programmable Clock-Output and Voltage-Low-Detector. A programmable Offset-Register allows fine tuning of the clock to improve time-accuracy @ 25°C, for aging adjustment or to compensate the frequency-drift over the temperature of the 32.768 kHz "Tuning-Fork" crystals. ## 2.0 BLOCK DIAGRAM #### 2.1 PINOUT | Pin# | Function | Pin# | Function | |------|-------------|------|-------------------------| | 1 | $V_{ m DD}$ | 6 | $V_{SS}$ | | 2 | CLKOUT | 7 | CE | | 3 | SCL | 8 | $\overline{\text{INT}}$ | | 4 | SDI | 9 | N.C. | | 5 | SDO | 10 | CLKOE | #### 2.2 PIN DESCRIPTION | Pin No. | Pin Name | Function | |---------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | $V_{DD}$ | Positive supply voltage; positive or negative steps in supply voltage may affect oscillator performance, recommend 10 nF decoupling capacitor close to device | | 2 | CLKOUT | Clock Output pin; open-drain | | 3 | SCL | Serial Clock Input pin; may float when CE inactive | | 4 | SDI | Serial Data Input pin; may float when CE inactive | | 5 | SDO | Serial Data Output pin; push-pull; high-impedance when not driving; can be connected to SDI for single-wire data line. | | 6 | $V_{SS}$ | Ground | | 7 | CE | Chip Enable input; active HIGH; with internal pull-down | | 8 | ĪNT | Interrupt output pin; open-drain; active LOW | | 9 | NC | Not Connected | | 10 | CLKOE | CLKOUT enable/disable pin; enable is active HIGH | #### 2.3 FUNCTIONAL DESCRIPTION The AB-RTCMC-32.768kHz-ZIZE-S2 is a CMOS real-time clock/calendar module optimized for ultra low power consumption. The CMOS IC contains sixteen 8-bit registers with an auto-incrementing address counter, a frequency divider which provides the source clock for the Real Time Clock (RTC), a programmable clock output, and a 6.25 Mbits/s SPI-bus. An offset register allows fine tuning of the clock to compensate the frequency-deviation. All sixteen registers are designed as addressable 8-bit parallel registers although not all bits are implemented. - The first two registers (memory address 00h and 01h) are used as control registers - The memory addresses 02h through 08h are used as counters for the clock function (seconds up to years). The Seconds, Minutes, Hours, Days, Weekdays, Months and Years registers are all coded in Binary-Coded-Decimal (BCD) format. When one of the RTC registers is read the contents of all counters are frozen. Therefore, faulty reading of the clock/calendar during a carry condition is prevented - Addresses 09h through 0Ch define the alarm condition - Address 0Dh defines the offset calibration - Address 0Eh defines the clock out and timer mode - Address registers 0Eh and 0Fh are used for the countdown timer function. The countdown timer has four selectable source clocks allowing for countdown periods in the range from 244 µs to 4 h 15 min. There are also two pre-defined timers which can be used to generate an interrupt once per second or once per minute. These are defined in register Control 2 (01h) ## 2.4 DEVICE PROTECTION DIAGRAM # 2.5 LOW POWER OPERATION Minimum power operation will be achieved by reducing the number and frequency of switching signals inside the RTC-IC (low frequency timer clocks) and disabling not required functions such as CLKOUT. # **Current consumption vs Supply Voltage** Configuration: "Time keeping mode" $T_{amb} = 25$ °C CLKOUT disabled Timer clock = 1/60 Hz SPI bus inactive $\overline{INT}$ inactive # **Current consumption vs Temp. Range** Configuration: "Time keeping mode" $V_{\rm DD} = 3.0 {\rm V}$ CLKOUT disabled Timer clock = 1/60 Hz SPI bus inactive INT inactive ## 3.0 REGISTER ORGANIZATION 16 registers (00h - 0Fh) are available. The time registers are encoded in the Binary Coded Decimal format (BCD) to simplify application use. Other registers are either bitwise or standard binary format. When one of the time registers is read (registers 02h trough 08h), the content of all counters and registers are frozen to prevent faulty reading of the clock/calendar registers during carry condition. ## Register overview | Address | Function | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|-----------------|-------|-------|-------|-------|-------|-------|-------|-------| | 00h | Control_1 | TEST | SR | STOP | SR | SR | 12_24 | CIE | 0 | | 01h | Control_2 | MI | SI | MSF | TI/TP | AF | TF | AIE | TIE | | 02h | Seconds | OS | 40 | 20 | 10 | 8 | 4 | 2 | 1 | | 03h | Minutes | X | 40 | 20 | 10 | 8 | 4 | 2 | 1 | | 04h | Hours | X | X | AMPM | 10 | 8 | 4 | 2 | 1 | | 05h | Days | X | X | 20 | 10 | 8 | 4 | 2 | 1 | | 06h | Weekdays | X | X | X | X | X | 4 | 2 | 1 | | 07h | Months/Century | X | X | X | 10 | 8 | 4 | 2 | 1 | | 08h | Years | 80 | 40 | 20 | 10 | 8 | 4 | 2 | 1 | | 09h | Minute Alarm | AEN_M | 40 | 20 | 10 | 8 | 4 | 2 | 1 | | 0Ah | Hours Alarm | AEN_H | X | 20 | 10 | 8 | 4 | 2 | 1 | | 0Bh | Day Alarm | AEN_D | X | 20 | 10 | 8 | 4 | 2 | 1 | | 0Ch | Weekday Alarm | AEN_W | X | X | X | X | 4 | 2 | 1 | | 0Dh | Offset Register | MODE | OFF6 | OFF5 | OFF4 | OFF3 | OFF2 | OFF1 | OFF0 | | 0Eh | Timer CLKOUT | X | COF2 | COF1 | COF0 | TE | X | CTD1 | CTD0 | | 0Fh | Countdown Timer | 128 | 64 | 32 | 16 | 8 | 4 | 2 | 1 | Bit positions labeled as "X" are not implemented and will return a "0" when read. Bit positions labeled with "0" should always be written with logic "0". ## 3.1 STATUS REGISTER FUNCTION # 3.1.1 CONTROL\_1 (address 00h...bits description) | Address | Function | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|-----------|-------|-------|-------|-------|-------|-------|-------|-------| | 00h | Control_1 | TEST | 0 | STOP | SR | 0 | 12_24 | CIE | 0 | | Bit | Symbol | Value | Description | Reference | |-----|--------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------| | 7 | TEST | 0 | normal mode | | | / | IESI | 1 | external clock test mode | Do not use | | 6 | SR | 0 | no software reset | See section | | 6 | SK | 1 | used to initiate software reset (bit 6; 4; 3) | 3.1.4 | | | | 0 | RTC source clock runs | | | 5 | STOP | 1 | RTC divider chain flip-flops are asynchronously set to logic 0; the RTC clock I stopped. (CLKOUT at 32.768kHz / 16.384 kHz / 8.192 kHz still available) | See section 3.8 | | 1 | SR | 0 | no software reset | See section | | 4 | SK | 1 | used to initiate software reset (bit 6; 4; 3) | 3.1.4 | # (Continued) | Bit | Symbol | Value | Description | Reference | |-----|--------|-------|-------------------------------------------------------------------------|-----------------| | 2 | SR | 0 | no software reset | See section | | 3 | SK | 1 | used to initiate software reset (bit 6; 4; 3) | 3.1.4 | | 2 | 12 24 | 0 | 24 hour mode is selected | See section | | 2 | 12_24 | 1 | 12 hour mode is selected | 3.2.1 | | | | 0 | No correction interrupt generated | Saa gaatian | | 1 | CIE 1 | 1 | correction interrupt pulses will be generated at every correction cycle | See section 3.7 | | 0 | 0 | 0 | unused | | # 3.1.2 CONTROL\_2 (address 01h...bits description) | Address | Function | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|-----------|-------|-------|-------|-------|-------|-------|-------|-------| | 01h | Control_2 | MI | SI | MSF | TI/TP | AF | TF | AIE | TIE | | Bit | Symbol | Value | Description | Reference | | | |-----|--------|-------|------------------------------------------------------------------------------------------------------------|-------------------|------------------------------------------------------------------------------------------------------------|-------------------| | 7 | MI | 0 | minute interrupt is disabled | See section | | | | / | IVII | 1 | minute interrupt is enabled | 3.5.1 | | | | 6 | SI | 0 | second interrupt is disabled | See section | | | | U | 31 | 1 | second interrupt is enabled | 3.5.1 | | | | | | 0 | no minute or second interrupt generated | g | | | | 5 | MSF | 1 | flag set when minute or second interrupt generated; flag must be cleared to clear interrupt when TI_IP = 0 | See section 3.4.1 | | | | 4 | ті тр | 0 | interrupt pin follows Timer flags | See section | | | | 4 | TI_TP | 1 | interrupt pin generates a pulse | 3.4.3 | | | | | | 0 | no alarm-interrupt generated | See section | | | | 3 | AF | 1 | flag set when alarm interrupt generated; flag must be cleared to clear interrupt | 3.3.2 | | | | | | 0 | no countdown timer-interrupt generated | g .: | | | | 2 | 2 TF | | TF 1 flag set wh | | flag set when countdown timer interrupt generated; flag must be cleared to clear interrupt when TI_TP = 0. | See section 3.4.3 | | 1 | AIE | 0 | no interrupt generated from the alarm flag | See section | | | | 1 | AIE | 1 | interrupt generated when alarm flag is set | 3.5.3 | | | | 0 | TIE | 0 | no interrupt generated from the countdown timer | See section | | | | U | HE | 1 | interrupt generated by the countdown timer | 3.5.2 | | | ## 3.1.3 OS FLAG (Oscillator Stop Flag; address 01h...bit 7) | Address | Function | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|----------|-------|-------|-------|-------|-------|-------|-------|-------| | 02h | Seconds | OS | 40 | 20 | 10 | 8 | 4 | 2 | 1 | The AB-RTCMC-32.768kHz-ZIZE-S2 includes a flag (bit OS) which is set whenever the oscillator is stopped, see figure below. The flag will remain set until cleared by software. If the flag cannot be cleared, then the AB-RTCMC-32.768kHz-ZIZE-S2 oscillator is not running. This method can be used to monitor the oscillator and to determine if the supply voltage has reduced to a critical level where oscillation might fail and the time-information might be corrupted. The oscillator is also considered to be stopped during the time between power-up and stable crystal oscillation; this time may be in the range of 500ms to 1s depending on the temperature and supply voltage. At power-up the OS flag is always set. # OS flag set at power-up and critical VDD - (1) OS-flag is automatically set at power-up. - ② OS-flag cannot be cleared until a stable 32.768kHz oscillation is detected, typically it takes 500 to 1000ms after power-up. - 3 The OS-flag is set when the power-supply voltage drops below $V_{OSC(MIN)}$ where the oscillation may fail and the time-information might be corrupted ## 3.1.4 RESET; POWER-UP AND SOFTWARE RESET A reset is automatically generated at power on. A reset can also be initiated with the software reset command. It is generally recommended to make a software reset after power-up. A software reset can be initiated by setting the bits 6, 4 and 3 in register Control\_1 to logic 1 and all other bits to logic 0 by sending the bit sequence 01011000b (58h), see below: # **Software Reset command** (1) When CE becomes inactive, the Interface is reset. If this bit sequence is not correct, the software reset instruction will be ignored to protect the device from accidently being reset. When sending the software instruction, the other bits are not written. The SPI-bus is initialized whenever the chip enable pin CE is inactive. ## 3.1.5 REGISTER RESET VALUES | Address | Function | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|-----------------|-------|-------|-------|-------|-------|-------|-------|-------| | 00h | Control_1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 01h | Control_2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 02h | Seconds | 1 | X | X | X | X | X | X | X | | 03h | Minutes | 1 | X | X | X | X | X | X | X | | 04h | Hours | - | - | X | X | X | X | X | X | | 05h | Days | - | - | X | X | X | X | X | X | | 06h | Weekdays | - | - | - | - | - | X | X | X | | 07h | Months/Century | - | - | - | X | X | X | X | X | | 08h | Years | X | X | X | X | X | X | X | X | | 09h | Minute Alarm | 1 | X | X | X | X | X | X | X | | 0Ah | Hours Alarm | 1 | - | X | X | X | X | X | X | | 0Bh | Day Alarm | 1 | - | - | - | - | X | X | X | | 0Ch | Weekday Alarm | 1 | - | - | - | - | X | X | X | | 0Dh | Offset Register | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0Eh | Timer CLKOUT | - | 0 | 0 | 0 | 0 | - | 1 | 1 | | 0Fh | Countdown Timer | X | X | X | X | X | X | X | X | <sup>-:</sup> bits labeled as – are not implemented X: bits labeled as X are undefined at power-up and unchanged by subsequent resets. After reset, the following mode is entered: - CLKOUT is activated, the frequency 32.768kHz is selected - 24 hour mode is selected - Offset register is set to 0 - No alarm is set - Timer disabled - No interrupts enabled # 3.2 TIME AND DATE FUNCTION The majority of the registers are coded in the Binary Coded Decimal (BCD) format; BCD format is used to simplify application use. # 3.2.1 SECONDS, MINUTES, HOURS, DAYS, WEEKDAYS, MONTHS, YEARS REGISTER Seconds (address 02h...bits description) | Address | Function | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|----------|-------|-------|-------|-------|-------|-------|-------|-------| | 02h | Seconds | OS | 40 | 20 | 10 | 8 | 4 | 2 | 1 | | | Bit | Symbol | Value | Description | |---|--------|---------|----------|------------------------------------------------------------------------------------| | | 7 | OS 0 | | clock integrity is guaranteed | | | / | US | 1 | clock integrity is not guaranteed, oscillator may have been interrupted or stopped | | Ī | 6 to 0 | Seconds | 00 to 59 | This register holds the current seconds coded in BCD format | ## Minutes (address 03h...bits description) | Address | Function | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|----------|-------|-------|-------|-------|-------|-------|-------|-------| | 03h | Minutes | X | 40 | 20 | 10 | 8 | 4 | 2 | 1 | | Bit | Symbol | Value | Description | |--------|---------|----------|-------------------------------------------------------------| | 7 | X | - | unused | | 6 to 0 | Minutes | 00 to 59 | This register holds the current minutes coded in BCD format | # Hours (address 04h...bits description) | | Address | Function | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---|---------|----------|-------|-------|-------|-------|-------|-------|-------|-------| | I | 04h | Hours | X | X | AMPM | 10 | 8 | 4 | 2 | 1 | | Bit | Symbol | Value | Description | | | | | | | | |------------|----------------------------|-------------|-----------------------------------------------------------------------------|--|--|--|--|--|--|--| | 7 and 6 | X | - | unused | | | | | | | | | 12 hour me | 12 hour mode | | | | | | | | | | | 5 | AMPM 0 | | indicates AM | | | | | | | | | 3 | Alvii ivi | 1 | indicates PM | | | | | | | | | 4 to 0 | Hours | 01 to 12 1) | These registers hold the current hours coded in BCD format for 12 hour mode | | | | | | | | | 24 hour me | 24 hour mode <sup>2)</sup> | | | | | | | | | | | 5 to 0 | Hours | 00 to 23 | These registers hold the current hours coded in BCD format for 24 hour mode | | | | | | | | <sup>1)</sup> User is requested to pay attention to setting valid data only. # Days (address 05h...bits description) | Address | Function | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|----------|-------|-------|-------|-------|-------|-------|-------|-------| | 05h | Days | X | X | 20 | 10 | 8 | 4 | 2 | 1 | <sup>2)</sup> Hour mode is set by the 12\_24 bit in register Control\_1 | Bit | Symbol | Value | Description | |---------|--------|----------|------------------------------------------------------------------------| | 7 and 6 | X | - | unused | | 5 to 0 | Days | 01 to 31 | This register holds the current days coded in BCD format <sup>1)</sup> | <sup>1)</sup> The RTC compensates for leap years by adding a 29th day to February if the year counter contains a value which is exactly divisible by 4; including the year 00. # Weekdays (address 06h...bits description) | | Address | Function | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---|---------|----------|-------|-------|-------|-------|-------|-------|-------|-------| | ſ | 06h | Days | X | X | X | X | X | 4 | 2 | 1 | | | Bit | Symbol | Value | Description | | | | |---|--------|--------|--------|----------------------------------------------------------|--|--|--| | | 7 to 3 | X | - | unused | | | | | Ī | 2 to 0 | Days | 0 to 6 | This register holds the current days coded in BCD format | | | | | Day 1) | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-----------|-------|-------|-------|-------|-------|-------|-------|-------| | Sunday | X | X | X | X | X | 0 | 0 | 0 | | Monday | X | X | X | X | X | 0 | 0 | 1 | | Tuesday | X | X | X | X | X | 0 | 1 | 0 | | Wednesday | X | X | X | X | X | 0 | 1 | 1 | | Thursday | X | X | X | X | X | 1 | 0 | 0 | | Friday | X | X | X | X | X | 1 | 0 | 1 | | Saturday | X | X | X | X | X | 1 | 1 | 0 | <sup>1)</sup> These bits may be re-assigned by the user. # Months (address 07h...bits description) | Address | Function | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|----------|-------|-------|-------|-------|-------|-------|-------|-------| | 07h | Months | X | X | X | 10 | 8 | 4 | 2 | 1 | | Bit | Symbol | Value | Description | |--------|--------|----------|------------------------------------------------------------| | 7 to 5 | X | - | unused | | 4 to 0 | Months | 01 to 12 | This register holds the current months coded in BCD format | | Month | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-----------|-------|-------|-------|-------|-------|-------|-------|-------| | January | X | X | X | 0 | 0 | 0 | 0 | 1 | | February | X | X | X | 0 | 0 | 0 | 1 | 0 | | March | X | X | X | 0 | 0 | 0 | 1 | 1 | | April | X | X | X | 0 | 0 | 1 | 0 | 0 | | May | X | X | X | 0 | 0 | 1 | 0 | 1 | | June | X | X | X | 0 | 0 | 1 | 1 | 0 | | July | X | X | X | 0 | 0 | 1 | 1 | 1 | | August | X | X | X | 0 | 1 | 0 | 0 | 0 | | September | X | X | X | 0 | 1 | 0 | 0 | 1 | | October | X | X | X | 1 | 0 | 0 | 0 | 0 | | November | X | X | X | 1 | 0 | 0 | 0 | 1 | | December | X | X | X | 1 | 0 | 0 | 1 | 0 | Years (address 08h...bits description) | Address | Function | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|----------|-------|-------|-------|-------|-------|-------|-------|-------| | 08h | Years | 80 | 40 | 20 | 10 | 8 | 4 | 2 | 1 | | Bit | Symbol | Value | Description | |--------|--------|----------|----------------------------------------------------------| | 7 to 0 | Years | 00 to 99 | This register holds the current year coded in BCD format | # 3.2.2 DATA FLOW OF TIME AND DATE FUNCTION # 3.3 ALARM FUNCTION When one or more of these registers are loaded with a valid minute, hour, day or weekday and its corresponding alarm enable bit (AENx) is logic 0, then that information will be compared with the current minute, hour, day and weekday information. # Alarm-Minute (address 09h...bits description) | Address | Function | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|--------------|-------|-------|-------|-------|-------|-------|-------|-------| | 09h | Minute Alarm | AEN_M | 40 | 20 | 10 | 8 | 4 | 2 | 1 | | Bit | Symbol | Value | Description | |--------|--------------|----------|----------------------------------------------------------------------| | 7 | AEN M | 0 | Minute alarm is enabled | | / | AEN_W | 1 | Minute alarm is disabled | | 6 to 0 | Minute_Alarm | 00 to 59 | This register holds the minute alarm information coded in BCD format | # Alarm-Hour (address 0Ah...bits description) | Address | Function | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|------------|-------|-------|-------|-------|-------|-------|-------|-------| | 0Ah | Hour Alarm | AEN H | X | 20 | 10 | 8 | 4 | 2 | 1 | | Bit | Symbol | Value | Description | |-----------|------------|----------|------------------------------------------------------------------------------------------| | 7 | AEN H | 0 | Hour alarm is enabled | | / | AEN_H | | Hour alarm is disabled | | 6 | X | - | unused | | 12 hour m | ode | | | | 5 | 5 AMDM 0 | | indicates AM | | 3 | AMPM | 1 | indicates PM | | 4 to 0 | Hour_Alarm | 01 to 12 | These registers hold the hour alarm information coded in BCD format when in 12 hour mode | | 24 hour m | ode | | | | 5 to 0 | Hour_Alarm | 00 to 23 | These registers hold the hour alarm information coded in BCD format when in 24 hour mode | # Alarm-Day (address 0Bh...bits description) | Address | Function | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|-----------|-------|-------|-------|-------|-------|-------|-------|-------| | 0Bh | Day Alarm | AEN_D | X | 20 | 10 | 8 | 4 | 2 | 1 | | Bit | Symbol | Value | Description | |--------|-----------|----------|--------------------------------------------------------------------| | 7 | AEN D | 0 | Day alarm is enabled | | / | AEN_D | 1 | Day alarm is disabled | | 6 | X | - | unused | | 5 to 0 | Day_Alarm | 01 to 31 | These registers hold the day alarm information coded in BCD format | # Alarm-Weekday (address 0Ch...bits description) | Address | Function | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|---------------|-------|-------|-------|-------|-------|-------|-------|-------| | 0Ch | Weekday Alarm | AEN_W | X | X | X | X | 4 | 2 | 1 | | Bit | Symbol | Value | Description | |--------|---------------|--------|------------------------------------------------------------------------| | 7 | 7 AEN W 0 | | Weekday alarm is enabled | | / | AEN_W | 1 | Weekday alarm is disabled | | 6 to 3 | X | - | unused | | 2 to 0 | Weekday_Alarm | 0 to 6 | These registers hold the weekday alarm information coded in BCD format | ## 3.3.1 ALARM FUNCTION BLOCK DIAGRAM #### 3.3.2 ALARM FLAG When all enabled comparisons first match, the alarm flag bit AF is set. Bit AF will remain set until cleared by software. Once bit AF has been cleared it will only be set again when the time increments to match the alarm condition once more. Alarm registers which have their bit AENx at logic 1 are ignored. The tables below show an example for clearing AF-bit but leaving MSF and TF-bit unaffected. Clearing the flags is made by a write command; therefore bits 7, 6, 4, 1 and 0 must be written with their previous values. Repeatedly re-writing these bits has no influence on the functional behavior. To prevent the timer flags being overwritten while clearing AF, a logical AND is performed during a write access. Writing a logic 1 will cause the flag to maintain its value, whilst writing a logic 0 will cause the flag to be reset. The following tables show what instruction must be sent to clear bit AF. In this example, MSF and TF-bit are unaffected. ## Flag location in register Control\_2 (address 01h...bits description) | Address | Function | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|-----------|-------|-------|-------|-------|-------|-------|-------|-------| | 01h | Control_2 | - | - | MSF | - | AF | TF | - | - | ## Example clearing only AF and leaving MSF and TF-bit unaffected | Address | Function | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|-----------|-------|-------|-------|-------|-------|-------|-------|-------| | 01h | Control_2 | - | - | 1 | - | 0 | 1 | - | - | #### 3.4 TIMER FUNCTIONS The AB-RTCMC-32.768kHz-ZIZE-S2 offers different Alarm and Timer functions which allow to simply generating highly versatile timing-functions: - Second and Minute Timer Interrupt (SI /MI in register Control 2; address 01h....bits 7 and 6) - Countdown Timer (register Countdown Timer; address 0fh....bits 7-0) clocked by four selectable source clocks (4.096 kHz, 64 Hz, 1 Hz, or 1/60Hz) controlled by the register Timer CLKOUT at address 0Eh. - The Interrupt can be configured to either generate a pulse or to follow the status of the interrupt flags generating a periodic Interrupt by the bit TI TP (TI TP in register Control 2; address 01h....bit 4) ## 3.4.1 SECOND AND MINUTE TIMER INTERRUPT The minute and second interrupts (bits SI and MI) are pre-defined timers for generating periodic interrupts. The timers can be enabled independently from each other, however a minute interrupt enabled on top of a second interrupt will not be distinguishable since it will occur at the same time. ## INT example for SI and MI The bit MSF (Minute and Second Flag) is set to logic 1 when either the seconds or the minutes counter increments according to the currently enabled interrupt. The flag can be read and cleared by the interface. The status of bit MSF does not affect the $\overline{\text{INT}}$ pulse generation, even when the MSF flag is not cleared prior to the next coming interrupt period, an $\overline{\text{INT}}$ pulse will still be generated. The purpose of the flag is to allow the controlling system to interrogate the AB-RTMMC-32.768kHz-ZIZE-S2 and identify the source of the interrupt i.e. minute/second, countdown timer or alarm. # Effects of bits MI and SI on MSF and INT generation | I | Address | Function | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---|---------|-----------|-------|-------|-------|-------|-------|-------|-------|-------| | | 01h | Control 2 | MI | SI | MSF | TI/TP | AF | TF | AIE | TIE | | Bit | Bit 7 | Bit 6 | Result | Bit 5 | |--------|------------|-------|------------------------------|-----------------------------------------| | | MI | SI | | MSF | | | 0 | 0 | No interrupt generated | MSF never set | | 7.40 5 | 0 | 1 | An interrupt once per minute | MSF sets when minute-counter increments | | / 10 5 | 7 to 5 1 0 | | An interrupt once per second | MSF sets when second-counter increments | | | 1 | 1 | An interrupt once per second | MSF sets when second-counter increments | The duration of both minute- and second-timers will be affected by the frequency-offset compensation in the register Offset\_Register (address 0Dh...bits 7:0; see section 3.7. Only when the Offset\_Register has the value 00h there won't be any correction pulses and the minute and second timer periods will be consistent. #### 3.4.2 COUNTDOWN TIMER FUNCTION The 8-bit countdown timer at address 0Fh has four selectable source clocks (4.096kHz, 64Hz, 1Hz, or 1/60Hz) controlled by the register Timer\_CLKOUT at address 0Eh. The combination of the selectable source-clocks and the countdown timer value n allows for countdown periods in the range from 244 µs to 4h 15min. Registers 01h, 0Eh and 0Fh are used to control the Countdown Timer function and Interrupt output. # Bit TE enables / disables the Countdown Timer. Bits CTD0 and CTD1 select the timer-frequency and countdown-timer duration. | Address | Function | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|--------------|-------|-------|-------|-------|-------|-------|-------|-------| | 0Eh | Timer CLKOUT | X | COF2 | COF1 | COF0 | TE | X | CTD1 | CTD0 | | Bit | Symbol | Value | | Description | | |--------|--------|-------|---------------------------------|-------------|---------------| | 3 | TE | 0 | Countdown timer is disabled | | | | 3 | 1 E | 1 | Countdown timer is enabled | | | | | Bit 1 | Bit 0 | Timer Source Clock | Timer I | Ouration | | | CTD1 | CTD0 | Frequency 1) | Minimum n=1 | Maximum n=255 | | | 0 | 0 | 4.096kHz | 244µs | 62.256ms | | 1 to 0 | 0 | 1 | 64Hz | 15.625ms | 3.984s | | | 1 | 0 | 1Hz <sup>2)</sup> | 1s | 255s | | | 1 | 1 | $\frac{1}{60}$ Hz <sup>2)</sup> | 60s | 4h15min | <sup>1)</sup> When not in use, CTD must be set to 1/60 Hz for power saving Remark: Note that all timings which are generated from the 32.768 kHz oscillator are based on the assumption that there is 0 ppm deviation. Deviation in oscillator frequency will result in deviation in timings. This is not applicable to interface timing. <sup>2)</sup> Time periods can be affected by correction pulses # Register Countdown Timer (address 0Fh...bits description) Registers 0Fh is loaded with the countdown timer value n. | Address | Function | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|-----------------|-------|-------|-------|-------|-------|-------|-------|-------| | 0Fh | Countdown Timer | 128 | 64 | 32 | 16 | 8 | 4 | 2 | 1 | | Bit | Symbol | Value | Description | |--------|-----------------|----------|--------------------------------------------------------------------------| | 7 to 0 | Countdown Timer | 00 to FF | Countdown value = n $Countdown period = \frac{n}{Source ClockFrequency}$ | The timer counts down from a software-loaded 8-bit binary value, n. Values from 1 to 255 are valid; loading the counter with 0 effectively stops the timer. When the counter reaches 1, the countdown timer flag (bit TF) will be set and the counter automatically re-loads and starts the next Timer Period. Reading the timer will return the current value of the countdown counter, see figure below. ## **General Countdown Timer behavior** If a new value of n is written before the end of the current timer period, then this value will take immediate effect. It's not recommended to change n without first disabling the counter (by setting bit TE = 0). The update of n is asynchronous to the timer clock, therefore changing it without setting bit TE = 0 may result in a corrupted value loaded into the countdown counter which results an undetermined countdown period for the first period. The countdown value n will however be correctly stored and correctly loaded on subsequent timer periods. When the countdown timer flag is set, an interrupt signal on $\overline{\text{INT}}$ will be generated provided that this mode is enabled. See section 3.5 for details on how the interrupt can be controlled. When starting the timer for the first time, the first period will have an uncertainty which is a result of the enable instruction being generated from the interface clock which is asynchronous from the timer source clock. Subsequent timer periods will have no such delay. The amount of delay for the first timer period will depend on the chosen source clock, see table below. # First period delay for Countdown Timer Counter value n | Address | Function | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|--------------|-------|-------|-------|-------|-------|-------|-------|-------| | 0Eh | Timer CLKOUT | X | COF2 | COF1 | COF0 | TE | X | CTD1 | CTD0 | | Bit | Symbol | Value | | Description | | |--------|--------|-------|--------------------|-----------------------|----------------------| | | Bit 1 | Bit 0 | Timer Source Clock | First period delay f | or countdown timer | | | CTD1 | CTD0 | Frequency | Minimum | Maximum | | | 0 | 0 | 4.096kHz | n | n+1 | | 1 to 0 | 0 | 1 | 64Hz | n | n+1 | | | 1 | 0 | 1Hz | $(n-1)+\frac{1}{64}s$ | $n + \frac{1}{64} s$ | | | 1 | 1 | ½ Hz | $(n-1)+\frac{1}{64}s$ | $n + \frac{1}{64} s$ | ## **3.4.2 COUNTDOWN TIMER FUNCTION (continue)** At the end of every countdown, the timer sets the countdown timer flag (bit TF). Bit TF may only be cleared by software. The asserted bit TF can be used to generate an interrupt ( $\overline{\text{INT}}$ ). The interrupt may be generated as a pulsed signal every countdown period or as a permanently active signal which follows the condition of bit TF. Bit TI\_TP is used to control this mode selection and the interrupt output may be disabled with bit TIE, see section 3.5.2. When reading the timer, the current countdown value is returned and not the initial value n. For accurate read back of the countdown value, the SPI-bus clock (SCL) must operate at a frequency of at least twice the selected timer clock. Since it is not possible to freeze the countdown timer counter during read back, it is recommended to read the register twice and check for consistent results. Timer source clock frequency selection of 1Hz and 1/60Hz will be affected by the Offset\_Register. The duration of a program period will vary according to when the offset is initiated. For example, if a 100s timer is set using the 1Hz clock as source, then some 100s periods will contain correction pulses and therefore be longer or shorter depending on the setting of the Offset\_Register. See section 3.7 to understand the operation of the Offset Register. #### 3.4.3 TIMER FLAGS When a minute or second interrupt occurs, bit MSF is set to logic1. Similarly, at the end of a timer countdown or alarm event, bit TF or AF are set to logic 1. These bits maintain their value until overwritten by software. If both countdown timer and minute/second interrupts are required in the application, the source of the interrupt can be determined by reading these bits. To prevent one flag being overwritten while clearing another, a logical AND is performed during a write access. Writing a logic1 will cause the flag to maintain its value, whilst writing a logic0 will cause the flag to be reset. Three examples are given for clearing the flags. Clearing the flags is made by a write command, therefore bits 7, 6, 4, 1 and 0 must be written with their previous values. Repeatedly re-writing these bits has no influence on the functional behavior. Flag location in register Control\_2 (address 01h...bits description) | Address | Function | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |------------|-----------------------|-------------|-------------|--------------|------------|-------------------|-------------|-------------|-------| | 01h | Control_2 | MI | SI | MSF | TI/TP | AF | TF | AIE | TIE | | Example to | o clear only Timer Fl | ag TF (bit | 2) in regis | ter Contro | ol_2 | | | | | | 01h | Control_2 | - | - | 1 | - | 1 | 0 | - | - | | Example to | o clear only Minute-S | Second Flag | g MSF (bit | t 5) in regi | ster Contr | ol_2 | | | | | 01h | Control_2 | - | - | 0 | - | 1 | 1 | - | - | | Example to | o clear only Timer Fl | ag TF (bit | 2) and Mi | inute-Seco | nd Flag M | <b>SF</b> (bit 5) | in register | · Control_2 | 2 | | 01h | Control_2 | - | - | 0 | - | 1 | 0 | - | - | Clearing the alarm flag (bit AF) operates in exactly the same way. ## 3.5 INTERRUPT OUTPUT An active LOW interrupt signal is available at pin $\overline{\text{INT}}$ . Operation is controlled via the bits of register Control\_2. Interrupts may be sourced from four places: Second / Minute Timer, Countdown Timer, Alarm Function or Offset Function. With bit TI\_TP, the timer generated interrupts can be configured to either generate a pulse or to follow the status of the interrupt flags (bits TF and MSF). Correction interrupt pulses are always 1/128 seconds long. Alarm interrupts always follow the condition of AF. ## **Interrupt scheme** Note: The Interrupts from the three groups are wired-OR, meaning they will mask one another. #### 3.5.1 MINUTE / SECOND INTERRUPTS The pulse generator for the minute/second interrupt operates from an internal 64 Hz clock and consequently generates a pulse of 1/64 seconds in duration. If the MSF flag is cleared before the end of the $\overline{\text{INT}}$ pulse, then the $\overline{\text{INT}}$ pulse is shortened. This allows the source of a system interrupt to be cleared immediately it is serviced, i.e. the system does not have to wait for the completion of the pulse before continuing; see below Figure. # Example for shortening the INT pulse by clearing the MSF flag The timing shown for clearing bit MSF in figure above is also valid for the non-pulsed interrupt mode i.e. when bit $TI\_TP = 0$ , where $\overline{INT}$ may be shortened by setting both MI and SI or MSF to logic 0. ## 3.5.2 COUNTDOWN TIMER INTERRUPTS Generation of interrupts from the countdown timer is controlled via the bit TIE, see section 3.1.2. The pulse generator for the countdown timer interrupt is also based on the internal clock, but the timing is dependent on the selected source clock for the Countdown Timer and on the Countdown Value n. As a consequence, the width of the interrupt pulse varies, see table below. $\overline{INT}$ operation (bit TI TP = 1) | I | Address | Function | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---|---------|--------------|-------|-------|-------|-------|-------|-------|-------|-------| | I | 0Eh | Timer CLKOUT | X | COF2 | COF1 | COF0 | TE | X | CTD1 | CTD0 | | Bit | Symbol | Value | | Description | | | | |--------|--------|-------|--------------------|----------------------------------|--------------------|--|--| | | Bit 1 | Bit 0 | Timer Source Clock | INT period [s] | | | | | | CTD1 | CTD0 | Frequency | n=1 1) | n>1 1) | | | | | 0 | 0 | 4.096kHz | <sup>1</sup> / <sub>8192</sub> s | $\frac{1}{4096}$ s | | | | 1 to 0 | 0 | 1 | 64Hz | ½ s | ½ s | | | | | 1 | 0 | 1Hz | ½ s | ½ s | | | | | 1 | 1 | $\frac{1}{60}$ Hz | ½ s | ½ s | | | <sup>1)</sup> n = loaded countdown value. Timer stopped when n = 0. If the TF flag is cleared before the end of the $\overline{\text{INT}}$ pulse, then the $\overline{\text{INT}}$ pulse is shortened. This allows the source of a system interrupt to be cleared immediately it is serviced i.e. the system does not have to wait for the completion of the pulse before continuing, see below Figure. Instructions for clearing MSF can be found in section 3.4.3 # Example for shortening the **INT** pulse by clearing the TF flag The timing shown for clearing bit TF in figure above is also valid for the Non-pulsed interrupt mode i.e. when bit $TI\_TP = 0$ , where $\overline{INT}$ may be shortened by setting bit TIE to logic 0. # 3.5.3 ALARM INTERRUPTS Generation of interrupts from the Alarm function is controlled via bit AIE, see section 3.2.1. If bit AIE is enabled, the $\overline{\text{INT}}$ pin follows the condition of bit AF. Clearing bit AF will immediately clear $\overline{\text{INT}}$ . No pulse generation is possible for alarm interrupts, see figure below. ## **AF Timing** Example where only the minute alarm is used and no other interrupts are enabled. #### 3.5.4 CORRECTION PULSE INTERRUPTS Interrupt pulses generated by correction events can be shortened by writing a logic 1 to bit CIE in register Control\_1. #### 3.6 CLOCK OUTPUT CLKOUT A programmable square wave is available at pin CLKOUT. Operation is controlled by the COF bits in the register Timer\_CLKOUT. Frequencies of 32.768 kHz (default) down to 1Hz can be generated for use as a system clock, microcontroller clock, input to a charge pump, or for calibration of the oscillator. Pin CLKOUT is an open-drain output and enabled at power-on. When disabled the output is high-impedance. The duty cycle of the selected clock is not controlled. However, due to the nature of the clock generation all frequencies, except the 32.768 kHz, will be 50:50. The 'STOP' function can also affect the CLKOUT signal, depending on the selected frequency. When 'STOP' is active, the CLKOUT pin will generate a continuous LOW for those frequencies that can be stopped. For more details see section 3.8. # Register Timer CLKOUT / CLKOUT Frequency Selection (address 0Eh...bits description) | Address | Function | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|--------------|-------|-------|-------|-------|-------|-------|-------|-------| | 0Eh | Timer CLKOUT | X | COF2 | COF1 | COF0 | TE | X | CTD1 | CTD0 | | | = | | | | | | | | | | Bit | Bit 6 | Bit 5 | Bit 4 | <b>CLKOUT frequency</b> | CLKOUT frequency Typ. duty-cycle 1) Effe | | | |--------|-------|-------|-------|-------------------------|------------------------------------------|--------------|--| | | COF2 | COF1 | COF0 | [Hz] | [%] | | | | | 0 | 0 | 0 | 32768 | 40:60 to 60:40 | No effect | | | | 0 | 0 | 1 | 16384 | 50:50 | No effect | | | | 0 | 1 | 0 | 8192 | 50:50 | No effect | | | 6 to 4 | 0 | 1 | 1 | 4096 | 50:50 | No effect | | | | 1 | 0 | 0 | 2048 | 50:50 | CLKOUT = LOW | | | | 1 | 0 | 1 | 1024 | 50:50 | CLKOUT = LOW | | | | 1 | 1 | 0 | 1 2) | 50:50 | CLKOUT = LOW | | | | 1 | 1 | 1 | | CLKOUT = high-Z | | | <sup>1)</sup> Duty cycle definition: % HIGH-level time : % LOW-level time # 3.6.1 CLOCK OUTPUT ENABLE PIN CLKOE The CLKOE pin can be used to block the CLKOUT function and force the CLKOUT pin to a High-Impedance state. The effect is the same as setting COF[2:0]=111. #### 3.7 FREOUENCY OFFSET COMPENSATION REGISTER The AB-RTCMC-32.768kHz-ZIZE-S2 incorporates an offset register (address 0Dh) which can be used to implement several functions, like: - Accuracy tuning - Ageing adjustment - Temperature compensation The offset is made once every two hours in the normal mode, or once every hour in the coarse mode. Each LSB will introduce an offset of 2.17ppm for normal mode and 4.34ppm for coarse mode. The values of 2.17ppm and 4.34ppm are based on a nominal 32.768 kHz clock. The offset value is coded in two's complement giving a range of +63LSB to -64LSB. <sup>2) 1</sup> Hz clock pulses will be affected by offset correction pulses # **Frequency Offset Compensation** | Address | Function | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|-----------------|-------|-------|-------|-------|-------|-------|-------|-------| | 0Dh | Offset Register | MODE | OFF6 | OFF5 | OFF4 | OFF3 | OFF2 | OFF1 | OFF0 | | Bit | Symbol | Value | Description | | | |--------|------------|----------|-----------------------------------------------------------------------------|--|--| | 7 | 7 Mode $0$ | | Normal modecorrection is triggered once per 2 hours1 LSB = 2.17 ppm | | | | / | | | oarse modecorrection is triggered once per hour 1 LSB = 4.34 ppm | | | | 6 | OEE4 | 0 | Frequency Offset correction faster | | | | 0 | 6 OFF6 | | Frequency Offset correction slower | | | | 5 to 0 | Offset | 00 to 63 | These registers hold the frequency offset correction value in Binary format | | | | | | | | | | | Offset Correction | Offset Val | ue in ppm | |-------|-------|-------|-------|-------|-------|-------|-------------------|--------------------------|--------------------------| | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value in Decimal | Normal Mode<br>Bit 7 = 0 | Coarse Mode<br>Bit 7 = 1 | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | +63 | +136.71 | +273.42 | | 0 | 1 | 1 | 1 | 1 | 1 | 0 | +62 | +134.54 | +269.08 | | | | | : | | | | : | : | : | | 0 | 0 | 0 | 0 | 0 | 1 | 0 | +2 | +4.34 | +8.68 | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | +1 | +2.14 | +4.34 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 1) | 0 | 0 | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | -1 | -2.17 | -4.34 | | 1 | 1 | 1 | 1 | 1 | 1 | 0 | -2 | -4.34 | -8.68 | | | | | : | | | | ÷ | : | : | | 1 | 0 | 0 | 0 | 0 | 0 | 1 | -63 | -136.71 | -273.42 | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | -64 | -138.88 | -277.76 | <sup>1)</sup> Default mode The correction is made by adding or subtracting 64Hz clock correction pulses, thereby changing the period of a single second. In normal mode, the correction is triggered once per two hours and then correction pulses are applied once per minute until the programmed correction values has been implemented. In coarse mode, the correction is triggered once per hour and then correction pulses are applied once per minute up to a maximum of 60 minutes. When correction values of greater than 60 are used, additional correction pulses are made in the 59th minute see table on the next page: # **3.7 FREQUENCY OFFSET COMPENSATION REGISTER (continue)** Correction pulses for coarse mode | Offset Correction Value | Hour : Minute | Correction pulses on INT per minute | |-------------------------|----------------|-------------------------------------| | 11 1 | 02:00 | 1 | | +1 or -1 | 02:01 to 02:59 | 0 | | | 02:00 | 1 | | +2 or -2 | 02:01 | 1 | | | 02:02 to 02:59 | 0 | | | 02:00 | 1 | | 12 on 2 | 02:01 | 1 | | +3 or -3 | 02:02 | 1 | | | 02:03 to 02:59 | 0 | | : | : | : | | +59 or -59 | 02:00 to 02:58 | 1 | | +39 01 -39 | 02:59 | 0 | | +60 or -60 | 02:00 to 02:59 | 1 | | +61 or -61 | 02:00 to 02:58 | 1 | | +01 Or -01 | 02:59 | 2 | | 162 - 77 62 | 02:00 to 02:58 | 1 | | +62 or -62 | 02:59 | 3 | | 162 am 62 | 02:00 to 02:58 | 1 | | +63 or -63 | 02:59 | 4 | | (1 | 02:00 to 02:58 | 1 | | -64 | 02:59 | 5 | <sup>1)</sup> Example is given in a time range from 02:00 to 02:59 It is possible to monitor when correction pulses are applied. The correction interrupt enable mode (CIE) will generate a 1/128 second pulse on $\overline{\rm INT}$ for every correction applied. In the case where multiple correction pulses area applied, a 1/128 second interrupt pulse will be generated and repeated every 1/64 seconds. Correction is applied to the 1Hz clock. Any Timer or Clock-Output using a frequency of 1Hz or slower will also be affected by the Offset Correction pulses. #### **Effect of Offset Correction Pulses** | CLKOUT Frequency<br>[Hz] | <b>Effect of Offset Correction</b> | Timer source clock frequency<br>[Hz] | <b>Effect of Offset Correction</b> | |--------------------------|------------------------------------|--------------------------------------|------------------------------------| | 32768 | No effect | 4096 | No effect | | 16384 | No effect | 64 | No effect | | 8192 | No effect | 1 | Affected | | 4096 | No effect | 1/60 | Affected | | 2048 | No effect | | | | 1024 | No effect | | | | 1 | Affected | | | <sup>2)</sup> Correction INT pulses are 1/128 seconds wide; for multiple pulses they are repeated at 1/64 s interval. #### 3.8 STOP BIT FUNCTION The function of the STOP bit is to allow for accurate starting of the time circuits. The stop function will cause the upper part of the prescaler (F2 to F14) to be held in reset and thus no 1Hz ticks will be generated. The time circuits can then be set and will not increment until the stop is released, see figure below. Stop will not affect the output of 32.768 kHz, 16.384 kHz or 8.192 kHz, see section 3.6. # **STOP** bit The lower two stages of the prescaler (F0 and F1) are not reset and because the SPI interface is asynchronous to the crystal oscillator, the accuracy of re-starting the time circuits will be between 0 and 1/8192 Hz cycle, see figure below. # STOP bit release timing The first increment of the time circuits is between 0.499888 s and 0.500000 s after stop is released. The uncertainty is caused by the prescaler bits F0 and F1 not being reset, see figure on top of the page. ## 4.0 3-LINE SERIAL INTERFACE (SPI) Data transfer to and from the device is made via a 3-wire SPI-bus. The data-lines for input and output are split into two separate-lines, however, the Data-Input and Data-Output lines can be connected together to facilitate a bidirectional data bus. The chip enable signal is used to identify the transmitted data. Each data transfer is a byte, with the Most Significant Bit (MSB) sent first. ## **Serial Interface SPI** | Symbol | Function | Pin# | Description | |--------|-------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SCL | Serial Clock Input | 3 | Serial Clock Input pin; this Input may float when CE is LOW (inactive), may be higher than $V_{\rm DD}$ | | SDI | SDI Serial Data Input 4 | | Serial Data Input pin; this Input may float when CE is LOW (inactive), may be higher than $V_{\rm DD}$ ; input data is sampled on the rising edge of SCL | | SDO | Serial Data Output | 5 | Serial Data Output pin; push-pull drives from VSS to $V_{DD}$ ; high-impedance when not driving; can be connected to SDI for single-wire data line, output data is changed on the falling edge of SCL. | | CE | Chip Enable Input | 7 | Chip Enable input active HIGH but may not be wired permanently HIGH, with internal pull-down, when LOW the interface is reset; may be higher than $V_{\rm DD}$ | The transmission is controlled by the active HIGH chip enable signal CE. The first byte transmitted is the command byte. Subsequent bytes will be either data to be written or data to be read. Data is sampled on the rising edge of the clock and transferred internally on the falling edge. # SDI, SDO configurations ## Data transfer overview The command byte defines the address of the first register to be accessed and the read/write mode. The address counter will auto increment after every access and will rollover to zero after the last register is accessed. The read/ $\overline{\text{write}}$ bit $(R/\overline{W})$ defines if the following bytes will be read or write information. ## **Command Byte definition** | Bit | Symbol | Value | Description | |--------|------------------|-----------|-----------------------------------------------------------------------| | | | Data read | write selection | | 7 | $R/\overline{W}$ | 0 | Write data | | | 1 | | Read data | | 6 to 4 | SA | 001 | Subaddress; other codes will cause the device to ignore data transfer | | 3 to 0 | RA | 0h - Fh | Register address range | #### 4.1 SERIAL BUS READ / WRITE EXAMPLES Serial bus write example (seconds register set to 45 seconds.....minutes register set to 10 minutes) # Serial bus read example (the Months register address 07h and Year registers address 08h are read) In this example the Months and Years registers are read, pins SDI and SDO are not connected together. In this configuration it is important, that SDI pin is never left floating, it always must be driven either HIGH or LOW. If pin SDI is left open, high $I_{DD}$ currents may result. Short transition periods in the order of 200ns will not cause any problems. #### 4.2 INTERFACE WATCHDOG TIMER During read/write operations, the time counting circuits are frozen. To prevent a situation where the accessing device becomes locked and does not clear the interface by setting pin CE LOW, the AB-RTCMC-32.768kHz-ZIZE-S2 has a built in Watchdog Timer function. Should the interface be active for more than 1 s from the time a valid sub-address is transmitted, then the AB-RTCMC-32.768kHz-ZIZE-S2 will automatically clear the Interface and allow the time counting circuits to continue counting. CE must return LOW once more before a new data transfer can be executed. #### **Interface Watchdog Timer** The watchdog is implemented to prevent the excessive loss of time due to interface access failure e.g. if main power is removed from a battery backed-up system during an interface access. Each time the watchdog period is exceeded, 1 second will be lost from the time counters. The watchdog will triggered between 1 s and 2 s from receiving a valid sub-address and then will automatically clear the interface and allow the time counting circuits continue counting. # 5.0 ELECTRICAL CHRACTERISTICS 5.1 ABSOLUTE MAXIMUM RATINGS In accordance with the Absolute Maximum Rating System IEC 60134 | Parameters | Symbol | Conditions | Min. | Max. | Units | |-------------------------------------|--------------------|---------------------------------------|---------|----------------------|-------| | Supply Voltage | $V_{\mathrm{DD}}$ | >GND / <v<sub>DD</v<sub> | GND-0.5 | +6.5 | V | | Supply Current | $I_{DD}; I_{SS}$ | $V_{DD}$ Pin | -50 | +50 | mA | | Input Voltage | $V_{\rm I}$ | Input Pin | GND-0.5 | V <sub>DD</sub> +0.5 | V | | Output Voltage | $V_{O}$ | INT/CLKOUT | GND-0.5 | V <sub>DD</sub> +0.5 | V | | DC Input Current | $I_{I}$ | | -10 | +10 | mA | | DC Output Current | $I_{O}$ | | -10 | +10 | mA | | Total Power Dissipation | $P_{TOT}$ | | | 300 | mW | | Operating Ambient Temperature Range | $T_{OPR}$ | | -40 | +85 | °C | | Storage Temperature Range | $T_{STO}$ | Stored as bard product | -55 | +125 | °C | | Electro Static Discharge Voltage | $V_{\mathrm{ESD}}$ | HBM <sup>1)</sup><br>MM <sup>2)</sup> | | ±3000<br>±300 | V | | Latch-up Current | ${ m I}_{ m LU}$ | 3) | | 200 | mA | <sup>1)</sup> HBM: Human Body Model, according to JESD22-A114. # 5.2 FREQUENCY AND TIME CHARACTERISTICS $V_{DD}$ = 3.0 V; $V_{SS}$ = 0 V; $T_{amb}$ = +25°C; $f_{OSC}$ = 32.768 kHz | Parameters | Symbol | Conditions | Тур. | Max. | Units | |---------------------------------------------------------------------|--------------------|---------------------------------------------------------|--------------------------------------------|-----------------------------------------------------|-------| | Frequency Accuracy | ΔF/F | T <sub>AMB</sub> =+25°C;<br>V <sub>DD</sub> =3.0V | ±10 | ±20 | ppm | | Frequency vs Voltage Characteristics | $\Delta F/V$ | T <sub>AMB</sub> =+25°C;<br>V <sub>DD</sub> =1.8~5.5V | ±0.8 | ±1.0 | ppm/V | | Frequency vs Temp. Characteristics | $\Delta F/F_{OPR}$ | T <sub>reference</sub> =+25°C;<br>V <sub>DD</sub> =3.0V | $-0.035$ ppm/ $T_{\rm O}$ ) <sup>2</sup> ± | $^{\circ}\text{C}^2 (\text{T}_{\text{OPR}}\text{-}$ | ppm | | Turnover Temperature | $T_{O}$ | | +25 | ±5 | °C | | Aging first year | ΔF/F | $T_{AMB}$ =+25°C | | ±3 | ppm | | Oscillation Start-up Time | $T_{START}$ | $V_{DD}=3.0V$ | 500 | 1000 | ms | | CLKOUT duty cycle | | $T_{AMB}$ =+25°C | 50 | 40/60 | % | | Achievable Time Accuracy with Correct Frequency-Offset Compensation | ΔΤ/Τ | T <sub>reference</sub> =+25°C;<br>V <sub>DD</sub> =3.0V | ±3 <sup>1)</sup> | ±5 <sup>2)</sup> | ppm | <sup>1)</sup> Based on customer set correct Frequency Offset compensation in "normal" mode <sup>2)</sup> MM: Machine Model, according to JESD22-A115. <sup>3)</sup> Latch-up testing, according to JESD78. <sup>2)</sup> Based on customer set correct Frequency Offset compensation in "course" mode # Typical Frequency vs. Temperature Drift of a 32.768 kHz Crystal # **5.3 STATIC CHARACTERISTICS** $V_{DD}$ = 1.1 V to 5.5 V; $V_{SS}$ = 0 V; $T_{amb}$ = -40°C to +85°C; $f_{OSC}$ = 32.768 kHz | Parameters | Symbol | Conditions | Min. | Тур. | Max. | Units | |------------------------------------------------|----------------|---------------------------------------|------|------|------|-------| | Supplies | | | | | | | | Supply Voltage | $V_{ m DD}$ | Time-keeping mode 1) SPI bus inactive | 1.1 | | 5.5 | V | | | 55 | SPI bus active | 1.6 | | 5.5 | V | | Min. Supply Voltage Detection | $V_{OSC(min)}$ | $T_{amb}$ =+25°C | | 0.9 | | V | | Supply Current | | $V_{DD} = 2.0 V^{-2}$ | | 120 | | nA | | SPI bus inactive<br>CLKOUT disabled | $I_{DD}$ | $V_{DD} = 3.0 V^{-2}$ | | 130 | | nA | | T <sub>amb</sub> =+25°C | | $V_{DD} = 5.0 V^{-2}$ | | 140 | | nA | | Supply Current | $I_{ m DD}$ | $V_{DD} = 2.0V^{-2}$ | | | 350 | nA | | SPI bus inactive<br>CLKOUT disabled | | $V_{DD} = 3.0 V^{-2}$ | | | 370 | nA | | $T_{amb}$ = -40°C ~ +85°C | | $V_{DD} = 5.0 V^{-2}$ | | | 400 | nA | | Supply Current | | $V_{DD} = 2.0V$ | | 280 | | nA | | SPI bus inactive CLKOUT enabled | $I_{DD}$ | $V_{DD} = 3.0V$ | | 360 | | nA | | CLKOUT =32.768kHz<br>$T_{amb}$ =+25°C | | $V_{DD} = 5.0V$ | | 540 | | nA | | Supply Current | | $V_{DD} = 2.0V$ | | | 470 | nA | | SPI bus inactive<br>CLKOUT enabled | $I_{DD}$ | $V_{DD} = 3.0V$ | | | 570 | nA | | CLKOUT =32.768kHz<br>$T_{amb}$ = -40°C ~ +85°C | | $V_{DD} = 5.0V$ | | | 770 | nA | | Supply Current SPI bus active | Ţ | $f_{SCL} = 4.5 MHz$ $V_{DD} = 5.0 V$ | | 250 | 400 | μΑ | | CLKOUT enabled<br>T <sub>amb</sub> =+25°C | $I_{DD}$ | $f_{SCL} = 1MHz$<br>$V_{DD} = 3.0V$ | | 30 | 80 | μΑ | (Continued) | Parameters | Symbol | Conditions | Min. Typ. | | Max. | Units | |------------------------------------------------------------------------|--------------------|-----------------------------------------------------------------------|-----------------|-----|----------------------|-------| | Current Consumption | I <sub>DD32K</sub> | $f_{SCL} = 0$ Hz, $V_{DD} = 5.0$ V | | 2.5 | 3.4 | μΑ | | Current Consumption<br>CLKOUT = 32.768kHz<br>C <sub>LOAD</sub> = 7.5pF | | $f_{SCL} = 0Hz, V_{DD} = 3.0V$ | | 1.5 | 2.2 | μΑ | | | | $f_{SCL} = 0$ Hz, $V_{DD} = 2.0$ V | | 1.1 | 1.6 | μΑ | | Inputs | | | | | | | | LOW Level Input Voltage | $V_{\mathrm{IL}}$ | | | | $30\%V_{DD}$ | V | | HIGH Level Input Voltage | $V_{\mathrm{IH}}$ | | $70\%V_{DD}$ | | | V | | Input Voltage | $V_{I}$ | Pins: CE,SCL,SDI,CLKOE | -0.5 | | 5.5 | V | | Input Leakage Current | $I_{L}$ | $V_I = V_{DD}$ or $V_{SS}$<br>SCL,SDI,CLKOE,CLKOUT | -1 | 0 | +1 | μΑ | | | | $V_I = V_{SS}$ on pin CE | -1 | 0 | | μΑ | | Pull-down Resistance | $R_{PD}$ | on pin CE | | 240 | 550 | kΩ | | Input Capacitance | $C_{I}$ | 3) | | | 7 | pF | | Outputs | | | | | | | | 0.4.47/14 | Vo | Pins: CLKOUT, INT 4) | -0.5 | | +5.5 | V | | Output Voltage | | Pin: SDO | -0.5 | | V <sub>DD</sub> +0.5 | V | | HIGH Level Output Voltage | $V_{\mathrm{OH}}$ | Pin: SDO | $80\%V_{DD}$ | | $V_{DD}$ | V | | LOW Level Output Voltage | $V_{ m OL}$ | Pins: CLKOUT, $\overline{INT}$<br>$V_{DD} = 5V/I_{OL} = 1.5\text{mA}$ | $V_{SS}$ | | 0.4 | V | | | | Pin: SDO | V <sub>SS</sub> | | $20\%V_{DD}$ | V | | HIGH Level Output Current | $I_{OH}$ | Pin: SDO<br>$V_{OH} = 4.6V/V_{DD} = 5V$ | | | 1.5 | mA | | LOW Level Output Current | $I_{OL}$ | Pin:SDO, $\overline{INT}$ , CLKOUT<br>$V_{OL} = 0.4V/V_{DD} = 5V$ | -1.5 | | | mA | | Output Leakage Current | $I_{LO}$ | $V_O = V_{DD}$ or $V_{SS}$ | -1 | 0 | +1 | μΑ | | <b>Operating Temperature Range</b> | 9 | | | | | | | Operating Temperature Range | $T_{OPR}$ | | -40 | | +85 | °C | <sup>1)</sup> For reliable oscillator start-up at power-up: V<sub>DD</sub> = V<sub>DD(min)</sub> +0.3 V. 2) Timer source clock = 1/60 Hz, level of pins CE, SDI and SCL either V<sub>DD</sub> or V<sub>SS</sub>. 3) Implicit by design. <sup>4)</sup> Refers to external pull-up voltage. # 5.4 DYNAMIC CHARACTERISTICS SPI-BUS $V_{SS}$ = 0 V; $T_{amb}$ = -40°C to +85°C; All timing values are valid within the operating supply voltage range and references to $V_{IL}$ and $V_{IH}$ with an input voltage swing from $V_{SS}$ to $V_{DD}$ . | Parameters | Symbol | Notes | V <sub>DD</sub> =1.6V | | $V_{DD}$ =2.4V | | $V_{DD}=3.3V$ | | $V_{DD}$ =5.0 $V$ | | | |-------------------------------|---------------------------|------------------------------------------------------------------------------------------------------------------------|-----------------------|------|----------------|------|---------------|------|-------------------|------|-------| | | | | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Units | | SCL Clock<br>Frequency | $f_{clk(SCL)}$ | | | 2.9 | | 4.54 | | 5.71 | | 8.0 | MHz | | SCL Time | $t_{SCL}$ | | 345 | | 220 | | 175 | | 125 | | ns | | Clock HIGH Time | $t_{clk(H)}$ | | 90 | | 50 | | 45 | | 40 | | ns | | Clock LOW Time | $t_{clk(L)}$ | | 200 | | 120 | | 95 | | 70 | | ns | | Rise Time | $t_r$ | For SCL signal | | 100 | | 100 | | 50 | | 50 | ns | | Fall Time | $t_{\mathrm{f}}$ | For SCL signal | | 100 | | 100 | | 50 | | 50 | ns | | CE Setup Time | $t_{su(CE)}$ | | 40 | | 35 | | 30 | | 25 | | ns | | CE Hold Time | $t_{h(CE)}$ | | 40 | | 30 | | 25 | | 15 | | ns | | CE Recovery<br>Time | $t_{rec(CE)}$ | | 30 | | 25 | | 20 | | 15 | | ns | | CE Pulse Width | $t_{w(CE)}$ | Measured after valid subaddress is received | | 0.99 | | 0.99 | | 0.99 | | 0.99 | S | | Setup Time | $t_{su}$ | Setup time for SDI data | 10 | | 5 | | 3 | | 2 | | ns | | Hold Time | $t_h$ | Hold time for SDI data | 25 | | 10 | | 8 | | 5 | | ns | | SDO Read Delay<br>Time | $t_{d(R)SDO}$ | Bus load = 50pF | | 190 | | 108 | | 85 | | 60 | ns | | SDO Disable<br>Time | $t_{ m dis(SDO)}$ | No load value;<br>bus will be held up<br>by bus-<br>capacitance;<br>use RC time<br>constant with<br>application values | | 70 | | 45 | | 40 | | 27 | ns | | Transition Time<br>SDI to SDO | $t_{t(\mathrm{SDI-SDO})}$ | To avoid bus conflict | 0 | | 0 | | 0 | | 0 | | ns | # 5.5 SPI INTERFACE TIMING # 6.0 APPLICATION INFORMATION # **Backup Supply Operation** ① A backup super capacitor C1 of 1 farad combined with a low VF diode D1 (for example: Schottky) can be used as a standby/back-up supply. The resistor R1 is used to limit the charge current of the C1 super capacitor. With the RTC in its minimum power configuration i.e. timer off and CLKOUT off, the RTC may operate for weeks. # 7.0 PACKAGE DIMENSIONS AND SOLDERPAD LAYOUT # 7.1 PACKAGE MARKING AND PIN 1 INDEX # 8.0 MAXIMUM REFLOW CONDITIONS (in accordance with IPC/JEDEC J-STD-020C "Pb-free") | Temperature | Symbol | Conditions | Units | | | | | |---------------------------------------------|-----------------------|----------------|-------|--|--|--|--| | Average Ramp-up Rate | $T_{Smax}$ to $T_{P}$ | 3°C/second max | °C/s | | | | | | Ramp Down Rate | $T_{cool}$ | 6°C/second max | °C/s | | | | | | Time 25°C to Peak Temperature | T to-peak | 8 minutes max | | | | | | | Preheat | | | | | | | | | Temperature Min | $T_{Smin}$ | 150 | °C | | | | | | Temperature Max | $T_{Smax}$ | 200 | °C | | | | | | Time Ts <sub>min</sub> to Ts <sub>max</sub> | ts | 60 ~ 180 | sec | | | | | | Time Above Liquidus | | | | | | | | | Temperature Liquidus | $T_{ m L}$ | 217 | °C | | | | | | Time above Liquidus | $t_{ m L}$ | 60~150 | sec | | | | | | Peak Temperature | | | | | | | | | Peak Temperature | $T_{P}$ | 260 | °C | | | | | | Time within 5°C of Peak Temperature | $t_{\rm P}$ | 20 ~ 40 | sec | | | | | 30332 Esperanza Rancho Santa Margarita, CA-92688 Tel: (949) 546-8000 Fax: (949) 546-8001 Tech-Support@abracon.com ## 9.0 HANDLING PRECAUTIONS FOR CRYSTALS OR MODULES WITH EMBEDDED CRYSTALS The built-in tuning-fork crystal consists of pure Silicon Dioxide in crystalline form. The cavity inside the package is evacuated and hermetically sealed in order for the crystal blank to function undisturbed from air molecules, humidity and other influences. #### **Shock and vibration** Keep the crystal from being exposed to **excessive mechanical shock and vibration**. Abracon guarantees that the crystal will bear a mechanical shock of 5000g / 0.3 ms. The following special situations may generate either shock or vibration: **Multiple PCB panels** - Usually at the end of the pick & place process the single PCBs are cut out with a router. These machines sometimes generate vibrations on the PCB that have a fundamental or harmonic frequency close to 32.768 kHz. This might cause breakage of crystal blanks due to resonance. Router speed should be adjusted to avoid resonant vibration. **Ultrasonic Cleaning** - Avoid cleaning processes using ultrasonic energy. These processes can damages crystals due to mechanical resonance of the crystal blank. # Overheating, rework high-temperature-exposure Avoid overheating the package. The package is sealed with a sealring consisting of 80% Gold and 20% Tin. The eutectic melting temperature of this alloy is at 280°C. Heating the sealring up to >280°C will cause melting of the metal seal which then, due to the vacuum, is sucked into the cavity forming an air duct. This happens when using hot-air-gun set at temperatures >300°C. Use the following methods for re-work: - Use a hot-air- gun set at 270°C - Use 2 temperature-controlled soldering irons, set at 270°C, with special-tips to contact all solder-joints from both sides of the package at the same time, remove part with tweezers when pad solder is liquid. # 10.0 PACKING INFO CARRIER TAPE **12 mm Carrier-Tape:** Material: Polystyrene / Butadine or Polystyrol black, conductive **Cover Tape:**Base Material: Polyester, conductive 0.061 mm Adhesive Material: Pressure-sensitive Synthetic Polymer Tape Leader and Trailer: 300 mm minimum. ## 10.1 REEL 7 INCH FOR 12MM TAPE 7" Reel: Material: Plastic, Polystyrol All dimensions are in mm.