# XE8801A - SX8801R # Sensing Machine Data Acquisition with 16+10 bit ZoomingADC™ #### **General Description** The XE8801A is a data acquisition ultra low-power, low-voltage, system on a chip (SoC) with a high efficiency embedded microcontroller unit (MCU), allowing for 1 MIPS at 300uA and 2.4 V, and multiplying in one clock cycle. The XE8801A includes a high resolution acquisition path with16+10 bits. The XE8801A is available with on chip ROM (this is called the SX8801R) or Multiple-Time-Programmable (MTP) program memory. #### **Applications** - · Portable, battery operated instruments - Current loop powered instruments - Wheatstone bridge interfaces - Pressure and chemical sensors - HVAC control - Metering - · Sports watches, wrist instruments #### **Key product Features** - Low-power, high resolution ZoomingADC - 0.5 to 1000 gain with offset cancellation - up to 16 bits analog to digital converter - up to 13 inputs multiplexer - Low-voltage low-power controller operation - 2 MIPS with 2.4 V to 5.5 V operation - 300 μA at 1 MIPS over voltage range - 22 kByte (8 kInstruction) MTP or ROM - 520 Byte RAM data memory - RC and crystal oscillators - 5 reset, 22 interrupt, 8 event sources - 100 years MTP Flash retention at 55°C #### **Ordering Information** | 0.0.09 | | | | |-----------------|-------------------|----------------|---------| | Item number* | Temperature range | Memory<br>type | Package | | XE8801AMI027LF | -40°C to 85 °C | MTP | LQFP44 | | SX8801Rlxxx | -40°C to 85 °C | ROM | die | | SX8801IRxxLFTRT | -40°C to 85 °C* | ROM | LQFP44 | | SX8801IRxxMLTRT | -40°C to 85 °C | ROM | MLPQ44 | <sup>\*</sup>xx will be replaced by ROM identifier Rev 2 December 2009 www.semtech.com <sup>\*\*</sup>MTP parts are conditioned in trays; ROM parts are conditioned in reels The XE8801A was previously called, and is the same as the XE8801LC01A. # XE8801A – SX8801R Sensing Machine Data Acquisition with ZoomingADC™ ### **TABLE OF CONTENTS** | Chapter 1 | XE8801AM - SX8801R Overview | |------------|----------------------------------------------------| | Chapter 2 | XE8801AM - SX8801R Performance | | Chapter 3 | XE8801AM - SX8801R CPU | | Chapter 4 | XE8801AM - SX8801R Memory | | Chapter 5 | System Block | | Chapter 6 | Reset generator | | Chapter 7 | Clock generation | | Chapter 8 | Interrupt handler | | Chapter 9 | Event handler | | Chapter 10 | Low power RAM | | Chapter 11 | Port A | | Chapter 12 | Port B | | Chapter 13 | Port C | | Chapter 14 | Universal Asynchronous Receiver/Transmitter (UART) | | Chapter 15 | Universal Synchronous Receiver/Transmitter (USRT) | | Chapter 16 | Acquisition Chain | | Chapter 17 | Voltage multiplier | | Chapter 18 | Counters/Timers/PWM | | Chapter 19 | The Voltage Level Detector | | Chapter 20 | XE8801AM - SX8801R Dimensions | # 1. General Overview #### **CONTENTS** | 1.1 | Top schematic | 1-2 | |-------|---------------------------------------------|-----| | 1.1.1 | General description | 1-2 | | 1.1.2 | XE88LC01 vs XE88LC01A vs XE8801A vs SX8801R | 1-4 | | 1.2 | Pin map | 1-4 | | 1.2.1 | Bare die of XE8801AM | 1-4 | | 1.2.2 | Bare die of SX8801R | 1-5 | | 1.2.3 | LQFP-44 package | 1-6 | | 1.3 | Pin assignment | 1-7 | #### 1.1 Top schematic #### 1.1.1 General description The top level block schematic of the circuit is shown in Figure 1-1. The heart of the circuit consists of the Coolrisc816® CPU core. This core includes an 8x8 multiplier and 16 internal registers. The bus controller generates all control signals for access to all data registers other than the CPU internal registers. The reset block generates the adequate reset signals for the rest of the circuit as a function of the set-up contained in its control registers. Possible reset sources are the power-on-reset (POR), the external pin RESET, the watchdog (WD), a bus error detected by the bus controller or a programmable pattern on Port A. Different low power modes are implemented. The clock generation and power management block sets up the clock signals and generates internal supplies for different blocks. The clock can be generated from the RC oscillator (this is the start-up condition), the crystal oscillator (XTAL) or an external clock source (given on the OSCIN pin). The test controller generates all set-up signals for different test modes. In normal operation, it is used as a set of 8 low power data registers. If power consumption is important for the application, the variables that need to be accessed very often should be stored in these registers rather than in the RAM. The IRQ handler routes the interrupt signals of the different peripherals to the IRQ inputs of the CPU core. It allows masking of the interrupt sources and it flags which interrupt source is active. Events are generally used to restart the processor after a HALT period without jumping to a specified address, i.e. the program execution resumes with the instruction following the HALT instruction. The EVN handler routes the event signals of the different peripherals to the EVN inputs of the CPU core. It allows masking of the interrupt sources and it flags which interrupt source is active. The Port B is an 8 bit parallel IO port with analog capabilities. The URST, UART, and PWM block also make use of this port. The instruction memory is a 22-bit wide flash or ROM memory depending on the circuit version. Flash and ROM versions have both 8k instruction memory. The data memory on this product is a 512 byte SRAM. The Acquisition Chain is a high resolution acquisition path with the 16+10 bits ZoomingADC™. The VMULT (voltage multiplier) powers a part of the Acquisition Chain. Port A is an 8 bit parallel input port. It can also generate interrupts, events or a reset. It can be used to input external clocks for the timer/counter/PWM block. Port C is a general purpose 8 bit parallel I/O port. The USRT (universal synchronous receiver/transmitter) contains some simple hardware functions in order to simplify the software implementation of a synchronous serial link. The UART (universal asynchronous receiver/transmitter) contains a full hardware implementation of the asynchronous serial link. The counters/timers/PWM can take its clocks from internal or external sources (on Port A) and can generate interrupts or events. The PWM is output on Port B. The VLD (voltage level detector) detects the battery end of life with respect to a programmable threshold. Figure 1-1. Block schematic of the XE8801A circuit. #### 1.1.2 XE88LC01 vs XE88LC01A vs XE8801A vs SX8801R The **XE88LC01** was the first version of this chip that was launched in 1999. It is not sold anymore. The **XE88LC01A** has a new RESET pin function. The action of the RESET pin of the XE88LC01A resets the clock registers too and creates an additional short delay. See the RESET chapter for more information. The **XE8801A** is the same product as the XE88LC01A. Its name was modified when XEMICS was bought by Semtech mid-2005. The **SX8801R** is the ROM version of the XE8801A. #### 1.2 Pin map #### 1.2.1 Bare die of XE8801AM Figure 1-2. Die dimensions and pin coordinates (in µm). #### 1.2.2 Bare die of SX8801R Figure 1-3. Die dimensions and pin coordinates (in μm). #### 1.2.3 LQFP-44 and MLPQ-44 pin-out The XE8801A is delivered in a LQFP-44 package; the SX8801R can be delivered in LQFP-44 or MLPQ-44 package. The pin map is given below. Figure 1-4. LQFP-44 or MLPQ-44 pin map, top view | Package | Pin name | Package | Pin name | |---------|----------|---------|----------| | 1 | PA(5) | 23 | AC_A(7) | | 2 | PA(6) | 24 | AC_A(6) | | 3 | PA(7) | 25 | AC_A(5) | | 4 | PC(0) | 26 | AC_A(4) | | 5 | PC(1) | 27 | AC_A(3) | | 6 | PC(2) | 28 | AC_A(2) | | 7 | PC(3) | 29 | AC_A(1) | | 8 | PC(4) | 30 | AC_A(0) | | 9 | PC(5) | 31 | AC_R(1) | | 10 | PC(6) | 32 | AC_R(0) | | 11 | PC(7) | 33 | VSS | | 12 | PB(0) | 34 | VBAT | | 13 | PB(1) | 35 | VREG | | 14 | PB(2) | 36 | RESET | | 15 | PB(3) | 37 | VMULT | | 16 | PB(4) | 38 | OSCIN | | 17 | PB(5) | 39 | OSCOUT | | 18 | PB(6) | 40 | PA(0) | | 19 | PB(7) | 41 | PA(1) | | 20 | VPP/TEST | 42 | PA(2) | | 21 | AC_R(3) | 43 | PA(3) | | 22 | AC_R(2) | 44 | PA(4) | Table 1-1. Bonding plan of the LQFP-44 and MLPQ-44 packages #### 1.3 Pin assignment The table below gives a short description of the different pin assignments. | Pin | Assignment | |--------------|--------------------------------------------------------------------------| | VBAT | Positive power supply | | VSS | Negative power supply | | VREG | Connection for the mandatory external capacitor of the voltage regulator | | VPP/TEST | High voltage supply for flash memory programming (NC in ROM versions) | | RESET | Resets the circuit when the voltage is high | | OSCIN/OSCOUT | Quartz crystal connections, also used for flash memory programming | | PA(7:0) | Parallel input port A pins | | PB(7:0) | Parallel I/O port B pins | | PC(7:0) | Parallel I/O port C pins | | AC_A(7:0) | Acquisition chain input pins | | AC_R(3:0) | Acquisition chain reference pins | | VMULT | Connection for the external capacitor if VBAT is below 3V | Table 1-2. Pin assignment Table 1-3 gives a more detailed pin map for the different pins. It also indicates the possible I/O configuration of these pins. The indications in blue bold are the configuration at start-up. The pins CNTx pins are possible counter inputs, PWMx are possible PWM outputs. | pin | function | | | I/O | conf | igura | ation | | | | |---------|----------|----------|-------|-----|------|-------|-------|----|----|-------| | lqfp-44 | first | second | third | ΙΑ | АО | Ia | ОО | ОО | PU | POWER | | 1 | PA(5) | | | | | X | | | Χ | | | 3 | PA(6) | | | | | X | | | Χ | | | | PA(7) | | | | | X | | | Χ | | | 4 | PC(0) | | | | | X | Χ | | | | | 5 | PC(1) | | | | | X | Χ | | | | | 6 | PC(2) | | | | | X | X | | | | | 7 | PC(3) | | | | | X | Χ | | | | | 8 | PC(4) | | | | | X | Χ | | | | | 9 | PC(5) | | | | | X | Χ | | | | | 10 | PC(6) | | | | | X | Χ | | | | | 11 | PC(7) | | | | | X | Х | | | | | 12 | PB(0) | PWM0 | | Х | Х | X | Χ | Х | Х | | | 13 | PB(1) | PWM1 | | Х | X | X | Х | X | Х | | | 14 | PB(2) | | | Х | X | X | Х | X | Х | | | 15 | PB(3) | 11057 00 | | Х | X | X | Х | X | Х | | | 16 | PB(4) | USRT_S0 | | X | X | X | X | X | X | | | 17 | PB(5) | USRT_S1 | | X | X | X | X | X | Х | | | 18 | PB(6) | UART_Tx | | Χ | X | X | X | X | X | | | 19 | PB(7) | UART_Rx | | Χ | Χ | X | Χ | Χ | Χ | | | 20 | VPP | TEST | | v | | | | | | X | | 21 | AC_R(3) | | | X | | | | | | | | 22 | AC_R(2) | | | X | | | | | | | | 23 | AC_A(7) | | | X | | | | | | | | 24 | AC_A(6) | | | X | | | | | | | | 25 | AC_A(5) | | | X | | | | | | | | 26 | AC_A(4) | | X | | | | | | |----|---------|------|---|---|---|--|---|---| | 27 | AC_A(3) | | X | | | | | | | 28 | AC_A(2) | | X | | | | | | | 29 | AC_A(1) | | X | | | | | | | 30 | AC_A(0) | | X | | | | | | | 31 | AC_R(1) | | X | | | | | | | 32 | AC_R(0) | | X | | | | | | | 33 | VSS | | | | | | | X | | 34 | VBAT | | | | | | | X | | 35 | VREG | | | X | | | | | | 36 | RESET | | | | X | | | | | 37 | VMULT | | | X | | | | | | 38 | OSCIN | | X | | | | | | | 39 | OSCOUT | | | X | | | | | | 40 | PA(0) | CNTA | | | X | | Χ | | | 41 | PA(1) | CNTB | | | X | | Χ | | | 42 | PA(2) | CNTC | | | X | | Χ | | | 43 | PA(3) | CNTD | | | X | | Χ | | | 44 | PA(4) | | | | X | | Χ | | Pin map table legend: blue bold: configuration at start up Al: analog input AO: analog output DI: digital input DO: digital output OD: nMOS open drain output PU: pull-up resistor POWER: power supply Table 1-3. Pin description table # 2 XE88LC01A - SX8801R Operation and Performances | 2.1 | Absolute maximum ratings | 2-2 | |-------|--------------------------|-----| | 2.2 | Operating range | 2-2 | | 2.3 | Supply configurations | 2-3 | | 2.3.1 | Flash circuit | 2-3 | | 2.3.2 | ROM circuit | 2-3 | | 2.4 | Current consumption | 2-5 | | 2.5 | Operating speed | 2-6 | | 2.5.1 | Flash version | 2-6 | | 2.5.2 | ROM circuit version | 2-6 | #### 2.1 Absolute maximum ratings Table 2-1. Absolute maximal ratings | | Min. | Max. | | Note | |-------------------------------------------------|----------|----------|----|------| | Voltage applied to VBAT with respect to VSS | -0.3 | 6.0 | V | | | Voltage applied to VPP with respect to VSS | VBAT-0.3 | 12 | V | | | Voltage applied to all pins except VPP and VBAT | VSS-0.3 | VBAT+0.3 | V | | | Storage temperature (ROM device or unprogrammed | -55 | 150 | °C | | | flash device) | | | | | | Storage temperature (programmed flash device) | -40 | 85 | °C | | Stresses beyond the absolute maximal ratings may cause permanent damage to the device. Functional operation at the absolute maximal ratings is not implied. Exposure to conditions beyond the absolute maximal ratings may affect the reliability of the device. #### 2.2 Operating range Table 2-2. Operating range for the XE8801AM device | | Min. | Max. | | Note | |----------------------------------------------------|------|------|----|------| | Voltage applied to VBAT with respect to VSS | 2.4 | 5.5 | V | | | Voltage applied to VBAT with respect to VSS during | 3.3 | 5.5 | V | 1 | | the flash programming | | | | | | Voltage applied to VPP with respect to VSS | VBAT | 11.5 | V | | | Voltage applied to all pins except VPP and VBAT | VSS | VBAT | V | | | Operating temperature range | -40 | 85 | °C | | | Capacitor on VREG (flash version) | 0.8 | 1.2 | μF | 2 | | Capacitor on VMULT | 1.0 | 3.0 | nF | 3 | - 1. During the programming of the device, the supply voltage should at least be equal to the supply voltage used during normal operation. - 2. The capacitor on VREG is mandatory. - 3. The capacitor on VMULT is optional. The capacitor has to be present if the multiplier is enabled. The multiplier has to be enabled if VBAT<3.0V. Table 2-3. Operating range for the SX8801R device | | Min. | Max. | | Note | |---------------------------------------------|------|------|----|------| | Voltage applied to VBAT with respect to VSS | 2.4 | 5.5 | V | | | Voltage applied to all pins except VBAT | VSS | VBAT | V | | | Voltage applied to VPP | VSS | VBAT | V | 3 | | Operating temperature range | -40 | 85 | °C | | | Capacitor on VREG | 0.1 | 1.2 | μF | 1 | | Capacitor on VMULT | 1.0 | 3.0 | nF | 2 | - 1. The capacitor may be omitted when VREG is connected to VBAT. - 2. The capacitor on VMULT is optional. The capacitor has to be present if the multiplier is enabled. The multiplier has to be enabled if VBAT<3.0V. - VPP should be left open, connected to VBAT through a resistor or connected directly to VBAT. All specifications in this document are valid for the complete operating range unless otherwise specified. Table 2-4. Operating range of the Flash memory | | Min. | Тур. | | Note | |----------------------------------------------|------|------|-------|------| | Retention time at 85°C | 10 | | years | 1 | | Retention time at 55°C | 100 | | years | 1 | | Number of programming cycles for production | 10 | | | | | Number of programming cycles for development | | 200 | | 2 | - 1. Valid only if programmed using a programming tool that is qualified - Circuits can be programmed more than 10 times but in that case the retention time is no longer guaranteed. #### 2.3 Supply configurations #### 2.3.1 Flash circuit The flash version of the circuit can be run from a supply between 2.4V and 5.5V (Figure 2-1). The capacitor on VREG has to be connected at all times (value in Table 2-2) to guarantee proper operation of the device. The capacitor on VMULT is only required if the circuit is to be operated below 3V. Figure 2-1. Supply configuration for the flash circuit. #### 2.3.2 ROM circuit For the ROM version, two possible operating modes exist: with and without voltage regulator. Using the voltage regulator, low power consumption will be obtained even with supply voltages above 2.4V. Without the voltage regulator (i.e. VREG short-circuited to VBAT), a higher speed can be obtained. #### 2.1.3.1 Low power operation In this case, the internal voltage regulator is used in order to maintain a low power consumption independent from the supply voltage. The capacitor on VREG has to be connected at all times (value in Table 2-3) to guarantee proper operation of the device. The capacitor on VMULT has to be connected only when VBAT<3V. Figure 2-2. Supply voltage connections for low power operation of the ROM version. #### 2.1.3.2 High speed operation In this case, the internal voltage regulator is not used. The operation speed of the circuit can be increased with increasing supply voltage but the supply current will also increase. The capacitor on VMULT has to be connected only when VBAT<3V. In this case, the supply voltage can decrease down to 2.15V. Beware however that the ZoomingADC<sup>TM</sup> will not run below 2.4V (see Figure 2-4). In this configuration, the circuit can not be used above 3.3V. Figure 2-3. Supply voltage connections for high speed operation of the ROM version. Figure 2-4. Operation range of the different circuit blocks #### 2.4 Current consumption The tables below give the current consumption for the circuit in different configurations. The figures are indicative only and may change as a function of the actual software implemented in the circuit. Table 2-5 gives the current consumption for the flash version of the circuit. The peripherals are disabled. The parallel ports A and B are configured in input with pull up, the parallel port C is configured as an output. Their pins are not connected externally. The pin RESET is connected to VSS and the pin VPP/TEST is connected to VBAT. he inputs of the acquisition chain are connected to VSS. | Operation mode | CPU | RC | Xtal | Consumption | comments | Note | |--------------------|---------|---------|--------|-------------|-------------------|------| | High speed CPU | 1 MIPS | 1 MHz | Off | 310 μΑ | 2.4V<>5.5V, 27°C | | | Low power CPU | 32 kIPS | Off | 32 kHz | 10 μΑ | 2.4V <>5.5V, 27°C | | | Low power time | HALT | Off | 32 kHz | 1.0 μΑ | 2.4V <>5.5V, 27°C | | | keeping | | | | | | | | Fast wake-up | HALT | Ready | 32kHz | 1.7 μΑ | 2.4V <>5.5V, 27°C | | | time keeping | | , | | · | · | | | Immediate wake- | HALT | 100 kHz | Off | 1.4 μΑ | 2.4V <>5.5V, 27°C | | | up time keeping | | | | · | | | | VLD static current | | | | 15 μΑ | 2.4V <>5.5V, 27°C | | | 16 bit resolution | HALT | 2 MHz | Off | 190 μΑ | 3.0V, 27°C | 1 | | data acquisition | | | | • | , | | | 12 bit , gain 100, | HALT | 2 MHz | Off | 460 μΑ | 3.0V, 27°C | 2 | Table 2-5. Typical current consumption of the XE8801AM version 1. PGA disabled, ADC enabled, 16 bit resolution data acquisition 2. PGA 1 disabled, PGA 2 and 3 enabled, ADC enabled, 12 bit resolution For more information concerning the current consumption of the ZoomingADC<sup>TM</sup>, see the power consumption section in the acquisition chain chapter of this document, which shows the current consumption of this block as a function of temperature and voltage and for different configurations of the PGA and ADC. The power consumption of the ROM version of the circuit is identical if it is configured as shown in Figure 2-2. In the high speed configuration, the current consumption will increase proportional with VBAT. #### 2.5 Operating speed #### 2.5.1 Flash version The speed of the devices is not highly dependent upon the supply voltage. However, by limiting the temperature range, the speed can be increased. The minimal guaranteed speed as a function of the supply voltage and maximal temperature operating temperature is given in Figure 2-5. Figure 2-5. Guaranteed speed as a function of the supply voltage and maximal temperature. #### 2.5.2 ROM circuit version #### 2.1.5.1 Low power supply configuration In the low power supply configuration as shown in Figure 2-2, the operating speed does not depend highly on the supply voltage as shown in Figure 2-6. Figure 2-6. Guaranteed speed as a function of supply voltage and for different maximal temperatures using the voltage regulator. #### 2.1.5.2 <u>High speed supply configuration</u> In the high speed supply configuration of Figure 2-3, the guaranteed speed of the circuit is shown in Figure 2-7. Figure 2-7. Guaranteed speed as a function of supply voltage and for three temperature ranges when VREG=VBAT. # 3. CPU #### **CONTENTS** | 3.1 | CPU description | 3-2 | |-----|---------------------------------|-----| | 3.2 | CPU internal registers | 3-2 | | 3.3 | CPU instruction short reference | 3-4 | #### 3.1 CPU description The CPU of the XE8000 series is a low power RISC core. It has 16 internal registers for efficient implementation of the C compiler. Its instruction set is made up of 35 generic instructions, all coded on 22 bits, with 8 addressing modes. All instructions are executed in one clock cycle, including conditional jumps and 8x8 multiplication. The circuit therefore runs on 1 MIPS on a 1MHz clock. The CPU hardware and software description is given in the document "Coolrisc816 Hardware and Software Reference Manual". A short summary is given in the following paragraphs. The good code efficiency of the CPU core makes it possible to compute a polynomial like $Z = (A_0 + A_1 \cdot Y) \cdot X + B_0 + B_1 \cdot Y$ in less than 300 clock cycles (software code generated by the XEMICS C-compiler, all numbers are signed integers on 16 bits). #### 3.2 CPU internal registers As shown in Figure 3-1, the CPU has 16 internal 8-bit registers. Some of these registers can be concatenated to a 16-bit word for use in some instructions. The function of these registers is defined in Table 3-1. The status register stat (Table 3-2) is used to manage the different interrupt and event levels. An interrupt or an event can both be used to wake up after a HALT instruction. The difference is that an interrupt jumps to a special interrupt function whereas an event continues the software execution with the instruction following the HALT instruction. The program counter (PC) is a 16 bit register that indicates the address of the instruction that has to be executed. The stack $(ST_n)$ is used to memorise the return address when executing subroutines or interrupt routines. Figure 3-1. CPU internal registers | Register name | Register function | |---------------|------------------------------------| | r0 | general purpose | | r1 | general purpose | | r2 | general purpose | | r3 | data memory offset | | i0h | MSB of the data memory index i0 | | iOl | LBS of the data memory index i0 | | i1h | MSB of the data memory index i1 | | i1I | LBS of the data memory index i1 | | i2h | MSB of the data memory index i2 | | i2l | LBS of the data memory index i2 | | i3h | MSB of the data memory index i3 | | i3l | LBS of the data memory index i3 | | iph | MSB of the program memory index ip | | ipl | LBS of the program memory index ip | | stat | status register | | а | accumulator | Table 3-1. CPU internal register definition | bit | name | function | |-----|------|------------------------------------------------------------------------------------------| | 7 | IE2 | enables (when 1) the interrupt request of level 2 | | 6 | IE1 | enables (when 1) the interrupt request of level 1 | | 5 | GIE | enables (when 1) all interrupt request levels | | 4 | IN2 | interrupt request of level 2. The interrupts labelled "low" in the interrupt handler are | | | | routed to this interrupt level. This bit has to be cleared when the interrupt is served. | | 3 | IN1 | interrupt request of level 1. The interrupts labelled "mid" in the interrupt handler are | | | | routed to this interrupt level. This bit has to be cleared when the interrupt is served. | | 2 | IN0 | interrupt request of level 0. The interrupts labelled "hig" in the interrupt handler are | | | | routed to this interrupt level. This bit has to be cleared when the interrupt is served. | | 1 | EV1 | event request of level 1. The events labelled "low" in the event handler are routed to | | | | this event level. This bit has to be cleared when the event is served. | | 0 | EV0 | event request of level 1. The events labelled "hig" in the event handler are routed to | | | | this event level. This bit has to be cleared when the event is served. | Table 3-2. Status register description The CPU also has a number of flags that can be used for conditional jumps. These flags are defined in Table 3-3. | symbol | name | function | | | | |--------|----------|----------------------------------------------------------------------------------------|--|--|--| | Z | zero | Z=1 when the accumulator a content is zero | | | | | С | carry | This flag is used in shift or arithmetic operations. | | | | | | | For a shift operation, it has the value of the bit that was shifted out (LSB for shift | | | | | | | right, MSB for shift left). | | | | | | | For an arithmetic operation with unsigned numbers: | | | | | | | it is 1 at occurrence of an overflow during an addition (or equivalent). | | | | | | | it is 0 at occurrence of an underflow during a subtraction (or equivalent). | | | | | V | overflow | This flag is used in shift or arithmetic operations. | | | | | | | For arithmetic or shift operations with signed numbers, it is 1 if an overflow or | | | | | | | underflow occurs. | | | | Table 3-3. Flag description #### 3.3 CPU instruction short reference Table 3-4 shows a short description of the different instructions available on the Coolrisc816. The notation cc in the conditional jump instruction refers to the condition description as given in Table 3-6. The notation reg, reg1, reg2, reg3 refers to one of the CPU internal registers of Table 3-1. The notation eaddr and DM(eaddr) refer to one of the extended address modes as defined in Table 3-5. The notation DM(xxx) refers to the data memory location with address xxx. | Instruction | Modification | Operation | |---------------------------|--------------------------|-----------------------------------------------------------------------| | Jump addr[15:0] | -,-,-, - | PC := addr[15:0] | | <b>Jump</b> ip | -,-,-, - | PC := ip | | Jcc addr[15:0] | -,-,-, - | if cc is true then PC := addr[15:0] | | <b>Jcc</b> ip | -,-,-, - | if cc is true then PC := ip | | Call addr[15:0] | -,-,-, - | $ST_{n+1} := ST_n (n>1); ST_1 := PC+1; PC := addr[15:0]$ | | Call ip | -,-,-, - | $ST_{n+1} := ST_n (n>1); ST_1 := PC+1; PC := ip$ | | Calls addr[15:0] | -,-,-, - | ip := PC+1; PC := addr[15:0] | | Calls ip | -,-,-, - | ip := PC+1; PC := ip | | Ret | -,-,-, - | $PC := ST_1; ST_n := ST_{n+1} (n>1)$ | | Rets | -,-,-, - | PC := ip | | Reti | -,-,-, - | $PC := ST_1; ST_n := ST_{n+1} (n>1); GIE :=1$ | | Push | -,-,-, - | $PC := PC+1$ ; $ST_{n+1} := ST_n (n>1)$ ; $ST_1 := ip$ | | Pop | -,-,-, - | $PC := PC+1$ ; $ip := ST_1$ ; $ST_n := ST_{n+1} (n>1)$ | | Move reg,#data[7:0] | -,-, Z, a | a := data[7:0]; reg := data[7:0] | | Move reg1, reg2 | -,-, Z, a | a := reg2; reg1 := reg2 | | Move reg, eaddr | -,-, Z, a | a := DM(eaddr); reg := DM(eaddr) | | Move eaddr, reg | -,-,-, - | DM(eaddr) := reg | | Move addr[7:0],#data[7:0] | -,-,-, -<br>-,-,-, - | DM(addr[7:0]) := data[7:0] | | Cmvd reg1, reg2 | -,-, Z, a | a := reg2; if C=0 then reg1 := a; | | Cmvd reg, eaddr | -,-, Z, a | a := DM(eaddr); if C=0 then reg := a | | Cmvs reg1, reg2 | -,-, Z, a | a := reg2; if C=1 then reg1 := a; | | Cmvs reg, eaddr | -,-, Z, a | a := DM(eaddr); if C=1 then reg := a | | Shl reg1, reg2 | C, V, Z, a | a := reg2<<1; a[0] := 0; C := reg2[7]; reg1 := a | | ShI reg | C, V, Z, a | a := reg<<1; a[0] := 0; C := reg[7]; reg := a | | ShI reg, eaddr | C, V, Z, a | a := DM(eaddr)<<1; a[0] :=0; C := DM(eaddr)[7]; reg := a | | Shic reg1, reg2 | C, V, Z, a<br>C, V, Z, a | a := reg2<<1; a[0] := C; C := reg2[7]; reg1 := a | | Shic reg 1, reg2 | C, V, Z, a<br>C, V, Z, a | a := reg<<1; a[0] := C; C := reg[7]; reg := a | | • | C, V, Z, a<br>C, V, Z, a | a := DM(eaddr) <<1; a[0] := C; C := DM(eaddr)[7]; reg := a | | Shic reg, eaddr | C, V, Z, a<br>C, V, Z, a | a := reg2>>1; a[7] := 0; C := reg2[0]; reg1 :=a | | Shr reg1, reg2<br>Shr reg | C, V, Z, a<br>C, V, Z, a | | | | | a := reg>>1; a[7] := 0; C := reg[0]; reg := a | | Shr reg, eaddr | C, V, Z, a | a := DM(eaddr)>>1; a[7] := 0; C := DM(eaddr)[0]; reg := a | | Shrc reg1, reg2 | C, V, Z, a | a := reg2>>1; a[7] := C; C := reg2[0]; reg1 := a | | Shro reg | C, V, Z, a | a := reg>>1; a[7] := C; C := reg[0]; reg := a | | Shrc reg, eaddr | C, V, Z, a | a := DM(eaddr)>>1; a[7] := C; C := DM(eaddr)[0]; reg := a | | Shra reg1, reg2 | C, V, Z, a | a := reg2>>1; a[7] := reg2[7]; C := reg2[0]; reg1 := a | | Shra reg | C, V, Z, a | a := reg>>1; a[7] := reg[7]; C := reg[0]; reg := a | | Shra reg, eaddr | C, V, Z, a | a := DM(eaddr)>>1; a[7] := DM(eaddr)[7]; C := DM(eaddr)[0]; reg := a | | Cpl1 reg1, reg2 | -,-, <u>Z</u> , a | a := NOT(reg2); reg1 := a | | Cpl1 reg | -,-, Z, a | a := NOT(reg); reg := a | | Cpl1 reg, eaddr | -,-, Z, a | a := NOT(DM(eaddr)); reg := a | | Cpl2 reg1, reg2 | C, V, Z, a | a := NOT(reg2)+1; if a=0 then C:=1 else C := 0; reg1 := a | | Cpl2 reg | C, V, Z, a | a := NOT(reg)+1; if a=0 then C:=1 else C := 0; reg := a | | Cpl2 reg, eaddr | C, V, Z, a | a := NOT(DM(eaddr))+1; if a=0 then C:=1 else C := 0; reg := a | | Cpl2c reg1, reg2 | C, V, Z, a | a := NOT(reg2)+C; if a=0 and C=1 then C:=1 else C := 0; reg1 := a | | Cpl2c reg | C, V, Z, a | a := NOT(reg)+C; if a=0 and C=1 then C:=1 else C := 0; reg := a | | Cpl2c reg, eaddr | C, V, Z, a | a := NOT(DM(eaddr))+C; if a=0 and C=1 then C:=1 else C := 0; reg := a | | Inc reg1, reg2 | C, V, Z, a | a := reg2+1; if a=0 then C := 1 else C := 0; reg1 := a | | Inc reg | C, V, Z, a | a := reg+1; if a=0 then C := 1 else C := 0; reg := a | | Inc reg, eaddr | C, V, Z, a | a := DM(eaadr)+1; if a=0 then C := 1 else C := 0; reg := a | | Incc reg1, reg2 | C, V, Z, a | a := reg2+C; if a=0 and C=1 then C := 1 else C := 0; reg1 := a | | Incc reg | C, V, Z, a | a := reg+C; if a=0 and C=1 then C := 1 else C := 0; reg := a | | Incc reg, eaddr | C, V, Z, a | a := DM(eaadr)+C; if a=0 and C=1 then C := 1 else C := 0; reg := a | ``` Dec reg1, reg2 C, V, Z, a a := reg2-1; if a=hFF then C := 0 else C := 1; reg1 := a a := reg-1; if a=hFF then C := 0 else C := 1; reg := a C, V, Z, a Dec reg Dec reg, eaddr C, V, Z, a a := DM(eaddr)-1; if a=hFF then C := 0 else C := 1; reg := a C, V, Z, a a := reg2-(1-C); if a=hFF and C=0 then C := 0 else C := 1; reg1 := a Decc reg1, reg2 C, V, Z, a a := reg-(1-C); if a=hFF and C=0 then C := 0 else C := 1; reg := a Decc reg C, V, Z, a a := DM(eaddr)-(1-C); if a=hFF and C=0 then C := 0 else C := 1; reg := a Decc reg, eaddr And reg,#data[7:0] -,-, Z, a a := reg and data[7:0]; reg := a -,-, Z, a And reg1, reg2, reg3 a := reg2 and reg3; reg1 := a a := reg1 and reg2; reg1 := a And reg1, reg2 -,-, Z, a -,-, Z, a And reg, eaddr a := reg and DM(eaddr); reg := a Or reg,#data[7:0] -,-, Z, a a := reg \text{ or } data[7:0]; reg := a -,-, Z, a Or reg1, reg2, reg3 a := reg2 or reg3; reg1 := a Or reg1, reg2 -,-, Z, a a := reg1 \text{ or } reg2; reg1 := a -,-, Z, a a := reg or DM(eaddr); reg := a Or reg, eaddr Xor reg,#data[7:0] a := reg xor data[7:0]; reg := a -,-, Z, a Xor reg1, reg2, reg3 -,-, Z, a a := reg2 xor reg3; reg1 := a -,-, Z, a Xor reg1, reg2 a := reg1 xor reg2; reg1 := a Xor reg, eaddr a := reg or DM(eaddr); reg := a -,-, Z, a C, V, Z, a a := reg+data[7:0]; if overflow then C:=1 else C := 0; reg := a Add reg,#data[7:0] a := reg2 + reg3; if overflow then C:=1 else C := 0; reg1 := a Add reg1, reg2, reg3 C, V, Z, a Add reg1, reg2 C, V, Z, a a := reg1+reg2; if overflow then C:=1 else C := 0; reg1 := a Add reg, eaddr C, V, Z, a a := reg+DM(eaddr); if overflow then C:=1 else C := 0; reg := a Addc reg,#data[7:0] a := reg+data[7:0]+C; if overflow then C:=1 else C := 0; reg := a C, V, Z, a C, V, Z, a a := reg2+reg3+C; if overflow then C:=1 else C := 0; reg1 := a Addc reg1, reg2, reg3 Addc reg1, reg2 C, V, Z, a a := reg1+reg2+C; if overflow then C:=1 else C := 0; reg1 := a a := reg+DM(eaddr)+C; if overflow then C:=1 else C := 0; reg := a Addc reg, eaddr C, V, Z, a Subd reg,#data[7:0] a := data[7:0]-reg; if underflow then C := 0 else C := 1; reg := a C, V, Z, a a := reg2-reg3; if underflow then C := 0 else C := 1; reg1 := a Subd reg1, reg2, reg3 C, V, Z, a Subd reg1, reg2 C, V, Z, a a := reg2-reg1; if underflow then C := 0 else C := 1; reg1 := a Subd reg, eaddr C, V, Z, a a := DM(eaddr)-reg; if underflow then C := 0 else C := 1; reg := a Subdc reg,#data[7:0] a := data[7:0]-reg-(1-C); if underflow then C := 0 else C := 1; reg := a C, V, Z, a Subdc reg1, reg2, reg3 C, V, Z, a a := reg2-reg3-(1-C); if underflow then C := 0 else C := 1; reg1 := a Subdc reg1, reg2 C, V, Z, a a := reg2 - reg1 - (1-C); if underflow then C := 0 else C := 1; reg1 := a a := DM(eaddr)-reg-(1-C); if underflow then C := 0 else C := 1; reg := a Subdc reg, eaddr C, V, Z, a Subs reg,#data[7:0] C, V, Z, a a := reg-data[7:0]; if underflow then C := 0 else C := 1; reg := a Subs reg1, reg2, reg3 C, V, Z, a a := reg3-reg2; if underflow then C := 0 else C := 1; reg1 := a a := reg1-reg2; if underflow then C := 0 else C := 1; reg1 := a Subs reg1, reg2 C, V, Z, a Subs reg, eaddr C, V, Z, a a := reg-DM(eaddr); if underflow then C := 0 else C := 1; reg := a a := reg-data[7:0]-(1-C); if underflow then C := 0 else C := 1; reg := a Subsc reg,#data[7:0] C, V, Z, a Subsc reg1, reg2, reg3 C, V, Z, a a := reg3-reg2-(1-C); if underflow then C := 0 else C := 1; reg1 := a C, V, Z, a C, V, Z, a a := reg1-reg2-(1-C); if underflow then C := 0 else C := 1; reg1 := a Subsc reg1, reg2 a := reg-DM(eaddr)-(1-C); if underflow then C := 0 else C := 1; reg := a Subsc reg, eaddr Mul reg,#data[7:0] u, u, u, a a := (data[7:0]*reg)[7:0]; reg := (data[7:0]*reg)[15:8] a := (reg2*reg3)[7:0]; reg1 := (reg2*reg3)[15:8] Mul reg1, reg2, reg3 u, u, u, a a := (reg2*reg1)[7:0]; reg1 := (reg2*reg1)[15:8] Mul reg1, reg2 u, u, u, a Mul reg, eaddr u, u, u, a a := (DM(eaddr)*reg)[7:0]; reg := (DM(eaddr)*reg)[15:8] a := (data[7:0]*reg)[7:0]; reg := (data[7:0]*reg)[15:8] Mula reg,#data[7:0] u, u, u, a Mula reg1, reg2, reg3 u, u, u, a a := (reg2*reg3)[7:0]; reg1 := (reg2*reg3)[15:8] Mula reg1, reg2 a := (reg2*reg1)[7:0]; reg1 := (reg2*reg1)[15:8] u, u, u, a a := (DM(eaddr)*reg)[7:0]; reg := (DM(eaddr)*reg)[15:8] Mula reg, eaddr u, u, u, a \begin{array}{l} a := (reg^*2^{\text{shift}})[7:0]; \ reg := (reg^*2^{\text{shift}})[15:8] \\ a := (reg^*2^{(8\text{-shift})}[7:0]; \ reg := (reg^*2^{(8\text{-shift})})[15:8] \\ a := (reg^*2^{(8\text{-shift})}[7:0]; \ reg := (reg^*2^{(8\text{-shift})})[15:8] \end{array} Mshl reg,#shift[2:0] u. u. u. a Mshr reg,#shift[2:0] u, u, u, a Mshra reg,#shift[2:0] u, u, u, a* Cmp reg,#data[7:0] C, V, Z, a a := data[7:0]-reg; if underflow then C :=0 else C:=1; V := C and (not Z) Cmp reg1, reg2 C, V, Z, a a := reg2-reg1; if underflow then C := 0 else C:=1; V := C and (not Z) C, V, Z, a Cmp reg, eaddr a := DM(eaddr)-reg; if underflow then C := 0 else C:= 1; V := C and (not Z) a := data[7:0]-reg; if underflow then C :=0 else C:=1; V := C and (not Z) Cmpa reg,#data[7:0] C, V, Z, a C, V, Z, a a := reg2-reg1; if underflow then C := 0 else C:= 1; V := C and (not Z) Cmpa reg1, reg2 C, V, Z, a a := DM(eaddr)-reg; if underflow then C := 0 else C:= 1; V := C and (not Z) Cmpa reg, eaddr Tstb reg,#bit[2:0] a[bit] := reg[bit]; other bits in a are 0 -, -, Z, a Setb reg,#bit[2:0] -, -, Z, a reg[bit] := 1; other bits unchanged; a := reg Cirb reg,#bit[2:0] -, -, Z, a reg[bit] := 0; other bits unchanged; a := reg Invb reg,#bit[2:0] -, -, Z, a reg[bit] := not reg[bit]; other bits unchanged; a := reg ``` | Sflag | -,-,-, a | a[7] := C; a[6] := C xor V; a[5] := ST full; a[4] := ST empty | | |--------------------------|--------------------------|-------------------------------------------------------------------------------------------|--| | Rflag reg<br>Rflag eaddr | C, V, Z, a<br>C, V, Z, a | a := reg << 1; ; a[0] := 0; C := reg[7]<br>a := DM(eaddr)<<1; a[0] :=0; C := DM(eaddr)[7] | | | Freq divn | -,-,-, - | reduces the CPU frequency (divn=nodiv, div2, div4, div8, div16) | | | Halt | -,-,-, - | halts the CPU | | | Nop | -,-,-, - | no operation | | | | | | | <sup>- =</sup> unchanged, u = undefined, \*MSHR reg,# 1 doesn't shift by 1 Table 3-4. Instruction short reference The Coolrisc816 has 8 different addressing modes. These modes are described in Table 3-5. In this table, the notation ix refers to one of the data memory index registers i0, i1, i2 or i3. Using eaddr in an instruction of Table 3-4 will access the data memory at the address DM(eaddr) and will simultaneously execute the index operation. | extended address<br>eaddr | accessed data memory | index operation | | |---------------------------|----------------------|------------------|------------------------------------------------------------| | eaddi | DM(eaddr) | орогалогг | | | addr[7:0] | DM(h00&addr[7:0]) | - | direct addressing | | (ix) | DM(ix) | - | indexed addressing | | (ix, offset[7:0]) | DM(ix+offset) | - | indexed addressing with immediate offset | | (ix,r3) | DM(ix+r3) | - | indexed addressing with register offset | | (ix)+ | DM(ix) | ix := ix+1 | indexed addressing with index post-increment | | (ix,offset[7:0])+ | DM(ix+offset) | ix := ix+offset | indexed addressing with index post-increment by the offset | | -(ix) | DM(ix-1) | ix := ix-1 | indexed addressing with index pre-decrement | | -(ix,offset[7:0]) | DM(ix-offset) | ix := ix -offset | indexed addressing with index pre-decrement by the offset | Table 3-5. Extended address mode description Eleven different jump conditions are implemented as shown in Table 3-6. The contents of the column CC in this table should replace the CC notation in the instruction description of Table 3-4. | CC | condition | | |-------------------|-------------------------|--| | CS | C=1 | | | CC | C=0 | | | ZS | Z=1 | | | ZC | Z=0 | | | VS | V=1 | | | VC | V=0 | | | EV | (EV1 or EV0)=1 | | | After CMP op1,op2 | | | | EQ | op1=op2 | | | NE | op1≠op2 | | | GT | op1>op2 | | | GE | op1≥op2 | | | LT | op1 <op2< td=""></op2<> | | | LE | op1≤op2 | | Table 3-6. Jump condition description # 4 Memory Mapping | 4.1 | Memory organisation | 4-2 | |--------|-------------------------------------------------------------------|-----| | 4.2 | Quick reference data memory register map | 4-2 | | 4.2.1 | Low power data registers (h0000-h0007) | 4-3 | | 4.2.2 | System, clock configuration and reset configuration (h0010-h001F) | 4-4 | | 4.2.3 | Port A (h0020-h0027) | 4-4 | | 4.2.4 | Port B (h0028-h002F) | 4-4 | | 4.2.5 | Port C (h0030-h0033) | 4-5 | | 4.2.6 | Flash programming (h0038-003B) | 4-5 | | 4.2.7 | Event handler (h003C-h003F) | 4-5 | | 4.2.8 | Interrupt handler (h0040-h0047) | 4-6 | | 4.2.9 | USRT (h0048-h004F) | 4-7 | | 4.2.10 | UART (h0050-h0057) | 4-7 | | 4.2.11 | Counter/Timer/PWM registers (h0058-h005F) | 4-7 | | 4.2.12 | Acquisition chain registers (h0060-h0067) | 4-8 | | 4.2.13 | Voltage multiplier (h007C) | 4-8 | | 4.2.14 | Voltage Level Detector registers (h007E-h007F) | 4-8 | | 4.2.15 | RAM (h0080-h027F) | 4-8 | #### 4.1 Memory organisation The XE8801AM-SX8801R CPUs are built with Harvard architecture. Harvard architecture uses separate instruction and data memories. The instruction bus and data bus are also separated. The advantage of such a structure is that the CPU can get a new instruction and read/write data simultaneously. The circuit configuration is shown in Figure 4-1. The CPU has its 16 internal registers. The instruction memory has a capacity of 8192 22-bit instructions. The data memory space has 8 low power registers, the peripheral register space and 512 bytes of RAM. Figure 4-1. Memory mapping The CPU internal registers are described in the CPU chapter. A short reference of the low power registers and peripheral registers is given in 4.2. #### 4.2 Quick reference data memory register map The data register map is given in the tables below. A more detailed description of the different registers is given in the detailed description of the different peripherals. The tables give the following information: - 1. The register name and register address - 2. The different bits in the register - 3. The access mode of the different bits (see Table 4-4-1 for code description) - 4. The reset source and reset value of the different bits The reset source coding is given in Table 4-4-2. To get a full description of the reset sources, please refer to the reset block chapter. | code | access mode | |------|---------------------------------------------------------------------------------| | r | bit can be read | | W | bit can be written | | r0 | bit always reads 0 | | r1 | bit always reads 1 | | С | bit is cleared by writing any value | | c1 | bit is cleared by writing a 1 | | ca | bit is cleared after reading | | S | special function, verify the detailed description in the respective peripherals | Table 4-4-1. Access mode codes used in the register definitions | code | reset source | |-------|--------------| | sys | resetsystem | | cold | resetcold | | pconf | resetpconf | | sleep | resetsleep | Table 4-4-2. Reset source coding used in the register definitions #### 4.2.1 Low power data registers (h0000-h0007) | | Name | | | | | | | | | | | | |---------|-------|---|-----------------|--|---------|---------|--|--|--|--|--|--| | Address | | 7 | 7 6 5 4 3 2 1 0 | | | | | | | | | | | | Reg00 | | Reg00[7:0] | | | | | | | | | | | h0000 | | | | | rw, xxx | xxxxx,- | | | | | | | | | Reg01 | | | | Reg0 | 1[7:0] | | | | | | | | h0001 | | | | | rw,xxx | xxxxx,- | | | | | | | | | Reg02 | | | | Reg0 | 2[7:0] | | | | | | | | h0002 | _ | | | | rw,xxx | xxxxx,- | | | | | | | | | Reg03 | | | | Reg0 | 3[7:0] | | | | | | | | h0003 | | | | | rw,xxx | xxxxx,- | | | | | | | | | Reg04 | | | | Reg0 | 4[7:0] | | | | | | | | h0004 | | | | | rw,xxx | XXXXX,- | | | | | | | | | Reg05 | | | | Reg0 | 5[7:0] | | | | | | | | h0005 | | | | | rw,xxx | XXXXX,- | | | | | | | | | Reg06 | | | | Reg0 | 6[7:0] | | | | | | | | h0006 | | | rw,xxxxxxx,- | | | | | | | | | | | | Reg07 | | Reg07[/:0] | | | | | | | | | | | h0007 | | | | | rw,xxx | xxxxx,- | | | | | | | Table 4-4-3. Low power data registers #### 4.2.2 System, clock configuration and reset configuration (h0010-h001F) | Name | | | | | | | | | |---------------|------------|------------|---------------|-------------|-----------------|------------|--------------|-------------| | Address | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | RegSysCtrl | SleepEn | EnResPConf | EnBusError | EnResWD | | | | | | h0010 | rw,0,cold | rw,0,cold | rw,0,cold | rw,0,cold | r0 | r0 | r0 | r0 | | RegSysReset | Sleep | | ResetBusError | ResetWD | ResetfromportA | ResPad | ResPadSleep | | | h0011 | rw,0,sys | | rc, 0, cold | rc, 0, cold | rc, 0, cold | rc,0,cold | rc,0,cold | r0 | | RegSysClock | CpuSel | ExtClk | EnExtClock | BiasRC | ColdXtal | ColdRC | EnableXtal | EnableRC | | h0012 | rw,0,sleep | r,0,cold | rw,0,cold | rw,1,cold | r,1,sleep | r,1,sleep | rw,0,sleep | rw,1,sleep | | RegSysMisc | | | | | RCOnPA0 | DebFast | OutputCkXtal | OutputCpuCk | | h0013 | r0 | r0 | r0 | r0 | rw,0,sleep | rw,0,sleep | rw,0,sleep | rw,0,sleep | | RegSysWd | | | | | | Watch | Dog[3:0] | | | h0014 | r0 | r0 | r0 | r0 | | s,000 | 0,cold | | | RegSysPre0 | | | | | | | | ResPre | | h0015 | r0 c1r0,0,- | | RegSysRcTrim1 | | | Reserved | RcFreqRange | | RcFreqC | oarse[3:0] | | | h001B | r0 | r0 | rw,0,cold | rw,0,cold | rw,0000,cold | | | | | RegSysRcTrim2 | | | | • | RcFreqFine[5:0] | | | | | h001C | r0 | r0 | | | rw,100 | 00,cold | | | Table 4-4-4. Reset block and clock block registers #### 4.2.3 Port A (h0020-h0027) | Name | | | | | | | | | | | |---------------|---|-------------------|--|----------|-----------|--|--|--|--|--| | Address | 7 | 7 6 5 4 3 2 1 | | | | | | | | | | RegPAIn | | PAIn[7:0] | | | | | | | | | | h0020 | | | | | r | | | | | | | RegPADebounce | | | | PADebo | unce[7:0] | | | | | | | h0021 | | | | rw,00000 | 000,pconf | | | | | | | RegPAEdge | | | | PAEd | ge[7:0] | | | | | | | h0022 | | | | rw,0000 | 0000,sys | | | | | | | RegPAPullup | | | | PAPul | lup[7:0] | | | | | | | h0023 | | | | rw,00000 | 000,pconf | | | | | | | RegPARes0 | | | | PARe | s0[7:0] | | | | | | | h0024 | | rw, 00000000, sys | | | | | | | | | | RegPARes1 | | PARes1[7:0] | | | | | | | | | | h0025 | | rw,00000000,sys | | | | | | | | | Table 4-4-5. Port A registers #### 4.2.4 Port B (h0028-h002F) | Name | | | | | | | | | | | | |-------------|----|-------------------|----|----------|---------------|--|--|--|--|--|--| | Address | 7 | 6 | 5 | 4 | 3 2 1 0 | | | | | | | | RegPBOut | | PBOut[7:0] | | | | | | | | | | | h0028 | | rw,0000000,pconf | | | | | | | | | | | RegPBIn | | PBIn[7:0] | | | | | | | | | | | h0029 | | r | | | | | | | | | | | RegPBDir | | PBDir[7:0] | | | | | | | | | | | h002A | | | | rw,00000 | 000,pconf | | | | | | | | RegPBOpen | | | | | en[7:0] | | | | | | | | h002B | | | | rw,00000 | 000,pconf | | | | | | | | RegPBPullup | | PBPullup[7:0] | | | | | | | | | | | h002C | | rw,00000000,pconf | | | | | | | | | | | RegPBAna | | | | | PBAna[3:0] | | | | | | | | h002D | r0 | r0 | r0 | r0 | rw,0000,pconf | | | | | | | Table 4-4-6. Port B registers #### 4.2.5 Port C (h0030-h0033) | | Name | | | | | | | | | | |---------|----------|---|-------------------|---|----------|-----------|---|---|---|--| | Address | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | Re | egPCOut | | PCOut[7:0] | | | | | | | | | h0030 | - | | rw,00000000,pconf | | | | | | | | | | RegPCIn | | | | PCIr | [7:0] | | | | | | h0031 | - | | r <sub>ef</sub> - | | | | | | | | | R | RegPCDir | | PD1Dir[7:0] | | | | | | | | | h0032 | - | | | | rw,00000 | 000,pconf | | | | | Table 4-4-7. Port C registers #### 4.2.6 Flash programming (h0038-003B) These four registers are used during flash programming only. Refer to the flash programming algorithm documentation for more details. #### 4.2.7 Event handler (h003C-h003F) | | Name | | | | | | | | | |---------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------| | Address | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | RegEvn | CntlrqA | CntlrqC | 128Hz | PAEvn[1] | CntlrqB | CntlrqD | 1Hz | PAEvn[0] | | h003C | | rc1,0,sys | Re | egEvnEn | | | | EvnE | n[7:0] | | | | | h003D | | | | | rw,00000 | 0000,sys | | | | | RegEv | nPriority | | | | EvnPric | rity[7:0] | | | | | h003E | - | | | | r,11111 | 111,sys | | | | | Re | gEvnEvn | | | | | | | EvnHigh | EvnLow | | h003F | - | r0 | r0 | r0 | r0 | r0 | r0 | r,0,sys | r,0,sys | Table 4-4-8. Event handler registers The origin of the different events is summarised in the table below. | Event | Event source | |------------|---------------------------------| | CntlrqA | Counter/Timer A (counter block) | | CntlrqB | Counter/Timer B (counter block) | | CntlrqC | Counter/Timer C (counter block) | | CntlrqD | Counter/Timer D (counter block) | | 128Hz | Low prescaler (clock block) | | 1Hz | Low prescaler (clock block) | | PAEvn[1:0] | Port A | Table 4-4-9. Event source description #### 4.2.8 Interrupt handler (h0040-h0047) | | Name | | | | | | | | | |---------|--------------|-----------------|------------------|-----------|-----------|-----------|-----------|-----------|-----------| | Address | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | ReglrqHig | IrqAC | 128Hz | | CntIrqA | CntIrqC | | UartIrqTx | UartIrqRx | | h0040 | | rc1,0,sys | rc1,0,sys | r0 | rc1,0,sys | rc1,0,sys | r0 | rc1,0,sys | rc1,0,sys | | | ReglrqMid | UsrtCond1 | UrstCond2 | PAIrq[5] | PAlrq[4] | 1Hz | VldIrq | PAIrq[1] | PAIrq[0] | | h0041 | | rc1,0,sys | | ReglrqLow | PAIrq[7] | PAIrq[6] | CntIrqB | CntIrqD | PAIrq[3] | PAlrq[2] | | | | h0042 | | rc1,0,sys | rc1,0,sys | rc1,0,sys | rc1,0,sys | rc1,0,sys | rc1,0,sys | r0 | r0 | | R | egIrqEnHig | g IrqEnHig[7:0] | | | | | | | | | h0043 | | | | | rw,0000 | 000,sys | | | | | Re | egIrqEnMid | | | | lrqEnN | /lid[7:0] | | | | | h0044 | | | | | rw,0000 | 000,sys | | | | | Re | glrqEnLow | | | | IrqEnL | ow[7:0] | | | | | h0045 | | | | | rw,0000 | 000,sys | | | | | Re | gIrqPriority | | IrqPriority[7:0] | | | | | | | | h0046 | | r,11111111,sys | | | | | | | | | | Reglrqlrq | | | | | | IrqHig | IrqMid | IrqLow | | h0047 | | r0 | r0 | r0 | r0 | r0 | r,0,sys | r,0,sys | r,0,sys | Table 4-4-10. Interrupt handler registers The origin of the different interrupts is summarised in the table below. | Event | Event source | |------------|-----------------------------------------------| | CntIrqA | Counter/Timer A (counter block) | | CntlrqB | Counter/Timer B (counter block) | | CntlrqC | Counter/Timer C (counter block) | | CntlrqD | Counter/Timer D (counter block) | | 128Hz | Low prescaler (clock block) | | 1Hz | Low prescaler (clock block) | | PAIrq[7:0] | Port A | | UartIrqRx | UART reception | | UartIrqTx | UART transmission | | UrstCond1 | USRT condition 1 | | UsrtCond2 | USRT condition 2 | | Vldlrq | Voltage level detector | | IrqAC | Acquisition chain end of conversion interrupt | Table 4-4-11. Interrupt source description #### 4.2.9 USRT (h0048-h004F) | Name | | | | | | | | | |-----------------|----|----|----|----|------------|-----------------|--------------|--------------| | Address | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | RegUsrtS1 | | | | | | | | UsrtS1 | | h0048 | r0 s,1,sys | | RegUsrtS0 | | | | | | | | UsrtS0 | | h0049 | r0 s,1,sys | | RegUsrtCond1 | | | | | | | | UsrtCond1 | | h004A | r0 rc,0,sys | | RegUsrtCond2 | | | | | | | | UsrtCond2 | | h004B | r0 rc,0,sys | | RegUsrtCtrl | | | | | UsrtWaitS0 | UsrtEnWaitCond1 | UsrtEnWaitS0 | UsrtEnable | | h004C | r0 | r0 | r0 | r0 | r,0,sys | rw,0,sys | rw,0,sys | rw,0,sys | | RegUsrtBufferS1 | | | | | | | | UsrtBufferS1 | | h004D | r0 r,0,sys | | RegUsrtEdgeS0 | | | | | | | | UsrtEdgeS0 | | h004E | r0 r,0,sys | Table 4-4-12. USRT register description #### 4.2.10 UART (h0050-h0057) | Name | | | | | | | | | | |--------------|----------------|-----------|------------|---------------|------------|------------|-------------|------------|--| | Address | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | RegUartCtrl | UartEcho | UartEnRx1 | UartEnTx | UartXRx | UartXTx | | UartBR[2:0] | | | | h0050 | rw,0,sys | rw,0,sys | rw,0,sys | rw,0,sys | rw,0,sys | rw,101,sys | | | | | RegUartCmd | SelXtal | UartEnRx2 | l | JartRcSel[2:0 | )] | UartPM | UartPE | UartWL | | | h0051 | rw,0,sys | rw,0,sys | | rw,000,sys | | rw,0,sys | rw,0,sys | rw,1,sys | | | RegUartTx | | | | UartT | x[7:0] | | | | | | h0052 | | | | rw,0000 | 000,sys | | | | | | RegUartTxSta | | | | | | | UartTxBusy | UartTxFull | | | h0053 | r0 | r0 | r0 | r0 | r0 | r0 | r,0,sys | r,0,sys | | | RegUartRx | | | | UartR | x[7:0] | | | | | | h0054 | r,00000000,sys | | | | | | | | | | RegUartRxSta | | | UartRxSErr | UartRxPErr | UartRxFErr | UartRxOerr | UartRxBusy | UartRxFull | | | h0055 | r0 | r0 | r,0,sys | r,0,sys | r,0,sys | rc,0,sys | r,0,sys | r,0,sys | | Table 4-13. UART register description #### 4.2.11 Counter/Timer/PWM registers (h0058-h005F) | Name | | | | | | | | | | | |---------------|---------------------------|------------------------------------------------------|------------|------------|------------|------------|------------|------------|--|--| | Address | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | RegCntA | | CounterA[7:0] | | | | | | | | | | h0058 | | | | S,XXXX | XXXX,- | | | | | | | RegCntB | | CounterB[7:0] | | | | | | | | | | h0059 | | | | S,XXXX | XXXX,- | | | | | | | RegCntC | | CounterC[7:0] | | | | | | | | | | h005A | | s,xxxxxxx,- | | | | | | | | | | RegCntD | | CounterD[7:0] | | | | | | | | | | h005B | | | | S,XXXX | XXXX,- | | | | | | | RegCntCtrlCk | CntDCk | Sel[1:0] | CntCCk | :Sel[1:0] | CntBCk | Sel[1:0] | CntACk | Sel[1:0] | | | | h005C | rw, | xx,- | rw, | XX,- | rw, | xx,- | rw, | xx,- | | | | RegCntConfig1 | CntDDownUp | CntCDownUp | CntBDownUp | CntADownUp | CascadeCD | CascadeAB | CntPWM1 | CntPWM0 | | | | h005D | rw,x,- | rw,x,- | rw,x,- | rw,x,- | rw,x,- | rw,x,- | rw,0,sys | rw,0,sys | | | | RegCntConfig2 | CapS | CapSel[1:0] CapFunc[1:0] Pwm1Size[1:0] Pwm0Size[1:0] | | | | | | size[1:0] | | | | h005E | rw,00,sys rw,xx,- rw,xx,- | | | | | | xx,- | | | | | RegCntOn | | | | | CntDEnable | CntCEnable | CntBEnable | CntAEnable | | | | h005F | r0 | r0 | r0 | r0 | rw,0,sys | rw,0,sys | rw,0,sys | rw,0,sys | | | Table 4-14. Counter/timer/PWM register description. #### 4.2.12 Acquisition chain registers (h0060-h0067) | | Name | | | | | | | | | | |--------|------------|------------|----------|---------------------------------|------------------------|-------------|---------|----------|----|--| | Addres | s | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | R | egAcOutLsb | | OUT[7:0] | | | | | | | | | h0060 | | | | r,0,sys | | | | | | | | Re | egAcOutMsb | | | OUT[15:8] | | | | | | | | h0061 | | | | r,0,sys | | | | | | | | | RegAcCfg0 | START | SET_NEL | CONV[1:0] | CONV[1:0] SET_OSR[2:0] | | )] | CONT | | | | h0062 | | w r0,0,sys | rw,0 | 1,sys | | rw,010,sys | | rw,0,sys | r0 | | | | RegAcCfg1 | IB_AMP_ | ADC[1:0] | IB_AMP_PGA[1:0] ENABLE[3:0] | | | LE[3:0] | | | | | h0063 | | rw,1 | 1,sys | rw,11,sys rw,0000,sys | | | | | | | | | RegAcCfg2 | FI | N | PGA2_GAIN[1:0] PGA2_OFFSET[3:0] | | | | | | | | h0064 | | rw,00 | O,sys | rw,00 | O,sys | | rw,00 | 00,sys | | | | | RegAcCfg3 | PGA1_GAIN | | | P | GA3_GAIN[6: | :0] | | | | | h0065 | | Rw,0,sys | | rw,0000000,sys | | | | | | | | | RegAcCfg4 | | | PGA3_OFFSET | | | | | | | | h0066 | | r0 | | rw,0000000,sys | | | | | | | | | RegAcCfg5 | BUSY | DEF | AMUX[4:0] VMUX | | | | VMUX | | | | h0067 | | r,0,sys | w r0 | rw,00000,sys rw,0,sys | | | | rw,0,sys | | | Table 4-15. Acquisition chain register description. #### 4.2.13 Voltage multiplier (h007C) | Name | | | | | | | | | |--------------|----|----|----|----|----|----------|-------|-------| | Address | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | RegVmultCfg0 | | | | | | Enable | Fin[ | 1:0] | | h007C | r0 | r0 | r0 | r0 | r0 | rw,0,sys | rw,00 | 0,sys | Table 4-16. VMULT register. #### 4.2.14 Voltage Level Detector registers (h007E-h007F) | Name | | | | | | | | | |------------|----|----|----|----|----------|-----------|--------------|----------| | Address | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | RegVldCtrl | | | | | VldRange | | VldTune[2:0] | | | h007E | r0 | r0 | r0 | r0 | rw,0,sys | | rw,000,sys | | | RegVldStat | | | | | | VldResult | VldValid | VldEn | | h007F | r0 | r0 | r0 | r0 | r0 | r,0,sys | r,0,sys | rw,0,sys | Table 4-17. Voltage level detector register description #### 4.2.15 RAM (h0080-h027F) The 512 RAM bytes can be accessed for read and write operations. The RAM has no reset function. Variables stored in the RAM should be initialised before use since they can have any value at circuit start up. # 5 System Block | 5.1 | Overview | 5-2 | |-----|----------------|-----| | 5.2 | Operating mode | 5-2 | #### 5.1 Overview The XE8000 chips have three operating modes. There are; normal, low current and very low current modes (see Figure 5-1). The different modes are controlled by the reset and clock blocks (see the documentation of the respective blocks). #### 5.2 Operating mode #### Start-up All bits are reset in the design when a POR (power-on-reset) is active. RC is enabled, Xtal is disabled and the CPU is reset (pmaddr = 0000). If the port A is used to return from the sleep mode, all bits with resetcold don't change (see sleep mode) #### Reset All bits with resetsystem and resetpconf (if enabled) are reset. Clock configuration doesn't change except cpuck. The CPU is reset #### **Active mode** This is the mode where the CPU and all peripherals can work and execute the embedded software. #### Standby mode Executing a HALT instruction moves the XE8000 into the Standby mode. The CPU is stopped, but the clocks remain active. Therefor, the enabled peripherals remain active e.g. for time keeping. A reset or an interrupt/event request (if enabled) cancels the standby mode. #### Sleep mode This is a very low-power mode because all circuit clocks and all peripherals are stopped. Only some service blocks remain active. No time-keeping is possible. Two instructions are necessary to move into sleep mode. First, the **SleepEn** (sleep enable) bit in **RegSysCtrl** has to be set to 1. The sleep mode can then be activated by setting the **Sleep** bit in **RegSysReset** to 1. There are three possibe ways to wake-up from the sleep mode: - 1. The por (power-on-reset caused by a power-down followed by power-on). The RAM information is lost. - 2. The padreset - The Port A reset combination (if the Port A is present in the product). See Port A documentation for more details. Note: If the Port A is used to return from the sleep mode, all bits with resetcold don't change (<a href="RegSysReset">RegSysReset</a> (except bit sleep), EnExtClock and BiasRc in <a href="RegSysRcTrim1">RegSysRcTrim2</a> and <a href="RegSysRcTrim2">RegSysRcTrim2</a>). The SleepFlag bit in <a href="RegSysReset">RegSysReset</a>, reads back a 1 if the circuit was in sleep mode since the flag was last cleared (see reset block for more details). **Note**: For a lower power consumption, disable the **BiasRc** bit in **RegSysClock** before to going to sleep mode. The start-up time of the oscillator will then be longer however. **Note**: It is recommended to insert a NOP instruction after the instruction that sets the circuit in sleep mode because this instruction can be executed when the sleep mode is left using the resetfromportA. Figure 5-1. XE8801A and SX8801R operating modes. # 6 Reset Block | 6.1 | Features | 6-2 | |-------|--------------------------------------------|-----| | 6.2 | Overview | 6-2 | | 6.3 | Register map | 6-2 | | 6.4 | Reset handling capabilities | 6-3 | | 6.5 | Reset source description | 6-4 | | 6.5.1 | Power On Reset | 6-4 | | 6.5.2 | RESET pin | 6-4 | | 6.5.3 | Programmable Port A input combination | 6-4 | | 6.5.4 | Watchdog reset | 6-4 | | 6.5.5 | BusError reset | 6-4 | | 6.5.6 | Sleep mode | 6-4 | | 6.6 | Control register description and operation | 6-4 | | 6.7 | Watchdog | 6-5 | | 6.8 | Start-up and watchdog specifications | 6-5 | #### 6.1 Features - Power On Reset (POR) - External reset from the RESET pin - Programmable Watchdog timer reset - Programmable BusError reset - Sleep mode management - Programmable Port A input combination reset #### 6.2 Overview The reset block is the reset manager. It handles the different reset sources and distributes them through the system. It also controls the sleep mode of the circuit. #### 6.3 Register map | Pos. | RegSysCtrl | Rw | Reset | Function | |-------|------------|-----|-------------|-----------------------------------------------------------------------------------------------------------------------------------------| | 7 | SleepEn | r w | 0 resetcold | enables Sleep mode 0: sleep mode is disabled 1: sleep mode is enabled | | 6 | EnResPConf | rw | 0 resetcold | enables the resetpconf signal when the resetglobal is active 0: resetpconf is disabled 1: resetpconf is enabled | | 5 | EnBusError | rw | 0 resetcold | enables reset from BusError 0: BusError reset source is disabled 1: BusError reset source is enabled | | 4 | EnResWD | rw | 0 resetcold | enables reset from Watchdog 0: Watchdog reset source is disabled 1: Watchdog reset source is enabled this bit can not be set to 0 by SW | | 3 – 0 | - | r | 0000 | unused | Table 6-1. RegSysCtrl register. | Pos. | RegSysReset | Rw | Reset | Function | |------|----------------|----|---------------|------------------------------------------| | 7 | Sleep | rw | 0 resetsystem | Sleep mode control (reads always 0) | | 6 | - | r | 0 | unused | | 5 | ResetBusError | rc | 0 resetcold | reset source was BusError | | 4 | ResetWD | rc | 0 resetcold | reset source was Watchdog | | 3 | ResetfromportA | rc | 0 resetcold | reset source was Port A combination | | 2 | ResPad | rc | 0 resetcold | reset source was reset pad | | 1 | ResPadSleep | rc | 0 resetcold | reset source was reset pad in sleep mode | | 0 | - | r | 0 | unused | Table 6-2. RegSysReset register | Pos. | RegSysWD | Rw | Reset | Function | | | |-------|----------------------------|----|-------------|------------------------|--|--| | 7 – 4 | - | r | 0000 | unused | | | | 3 | WDKey[3] | W | 0 resetcold | Watchdog Key bit 3 | | | | 3 | WDCounter[3] | r | 0 resetcolu | Watchdog counter bit 3 | | | | 2 | WDKey[2] | W | 0 resetcold | Watchdog Key bit 2 | | | | | WDCounter[2] | r | 0 resetcold | Watchdog counter bit 2 | | | | 1 | WDKey[1] | W | 0 resetcold | Watchdog Key bit 1 | | | | ' | WDCounter[1] r U resetcoid | | 0 resetcold | Watchdog counter bit 1 | | | | 0 | WDKey[0] | W | 0 resetcold | Watchdog Key bit 0 | | | | | WDCounter[0] | r | 0 leseicold | Watchdog counter bit 0 | | | Table 6-3. RegSysWD register # 6.4 Reset handling capabilities There are 5 reset sources: - Power On Reset (POR) - External reset from the RESET pin - Programmable Port A input combination - Programmable watchdog timer reset - Programmable BusError reset on processor access outside the allocated memory map Another reset source is the bit **Sleep** in the **RegSysReset** register. This source is fully controlled by software and is only used during the sleep mode. Four internal reset signals are generated from these sources and distributed through the system: - resetcold: is asserted on POR - resetsystem: is asserted when resetcold or any other enabled reset source is active - resetpconf: is asserted when resetsystem is active and if the EnResPConf bit in the RegSysCtrl register - is set. This reset is generally used in the different ports. It allows to maintain the port - configuration unchanged while the rest of the circuit is reset. - resetsleep: is asserted when the circuit is in sleep mode For the circuits XE8801AM/XE88LC01AM/SX8801R and XE8805AM/XE88LC05AM (2) For the circuits XE88LC01 and XE88LC05 Table 6-4 shows a summary of the dependency of the internal reset signals on the various reset sources. In all the tables describing the different registers, the reset source is indicated. | | Internal reset signals | | | | | | | | |---------------|------------------------|--------------|--------------|------------|-----------|--|--|--| | Asserted | | reset | pconf | | | | | | | reset source | resetsystem | when | when | resetsleep | resetcold | | | | | | | EnResPConf=0 | EnResPConf=1 | | | | | | | POR | Asserted | Asserted | Asserted | Asserted | Asserted | | | | | RESET pin (1) | Asserted | Asserted | Asserted | Asserted | Asserted | | | | | RESET pin (2) | Asserted | - | Asserted | - | - | | | | | PortA input | Asserted | - | Asserted | - | - | | | | | Watchdog | Asserted | - | Asserted | - | - | | | | | BusError | Asserted | - | Asserted | - | - | | | | | Sleep | - | - | - | Asserted | - | | | | - (1) For the circuits XE8801AM/XE88LC01AM/SX8801R and XE8805AM/XE88LC05AM - (2) For the circuits XE88LC01 and XE88LC05 Table 6-4 Internal reset assertion as a function of the reset source. # 6.5 Reset source description #### 6.5.1 Power On Reset The power on reset (POR) monitors the external supply voltage. It activates a reset on a rising edge of this supply voltage. The reset is inactivated only if the internal voltage regulator has started up. No precise voltage level detection is performed by the POR block. #### 6.5.2 RESET pin The reset can be activated by applying a high input state on the RESET pin. #### 6.5.3 Programmable Port A input combination A reset signal can be generated by Port A. See the description of the Port A for further information. #### 6.5.4 Watchdog reset The Watchdog will generate a reset if the **EnResetWD** bit in the **RegSysCtrl** register has been set and if the watchdog is not cleared in time by the processor. See chapter 6.7 describing the watchdog for further information. #### 6.5.5 BusError reset The address space is assigned as shown in the register map of the product. If the **EnBusError** bit in the **RegSysCtrl** register is set and a non-existant address is accessed by the software, a reset is generated. ## 6.5.6 Sleep mode Entering the sleep mode will reset a part of the circuit. The reset is used to configure the circuit for correct wake-up after the sleep mode. If the **SleepEn** bit in the **RegSysCtrl** register has been set, the sleep mode can be entered by setting the bit **Sleep** in **RegSysReset**. During the sleep mode, the resetsleep signal is active. For detailed information on the sleep mode, see the system documentation. # 6.6 Control register description and operation Two registers are dedicated for reset status and control, <u>RegSysReset</u> and <u>RegSysCtrl</u>. The bits <u>Sleep</u>, and <u>SleepEn</u> are also located in those registers and are described in the chapter dedicated to the different operating modes of the circuit (system block). The <u>RegSysReset</u> register gives information on the source which generated the last reset. It can be read at the beginning of the application program to detect if the circuit is recovering from an error or exception condition, or if the circuit is starting up normally. - when ResBusError is 1, a forbidden address access generated the reset. - when **ResWD** is 1, the watchdog generated the reset. - when **ResPortA** is 1, a PortA combination generated the reset. - when **ResPad** is 1, a reset pin generated the reset. - when ResPadSleep is 1, a reset pin in sleep mode generated the reset. **Note:** If no bit is set to 1, the reset source was the internal POR. **Note:** Several bits might be set or not, if the register was not cleared in between 2 reset occurrences. Write any value in **RegSysReset** to clear it. **Note:** When a reset pin wakes up the chip from the sleep mode, **ResPad** and **ResPadSleep** bits are equal at 1. The last bit concerns the sleep mode control (see system documentation for the sleep mode description). • when Sleep is set to 1, and SleepEn is 1, the sleep mode is entered. The bit always reads back a 0. The RegSysCtrl register enables the different available reset sources and the sleep mode. - EnResWD enables the reset due to the watchdog (can not be disabled once enabled). - EnBusError enables the reset due to a bus error condition. - EnResPConf enables the reset of the port configurations when reset by Port A, a Bus Error or the watchdog. - SleepEn unlocks the Sleep bit. As long as SleepEn is 0, the Sleep bit has no effect. # 6.7 Watchdog The watchdog is a timer which has to be cleared at least every 2 seconds by the software to prevent a reset being generated by the timeout condition. The watchdog can be enabled by software by setting the **EnResWD** bit in the **RegSysCtrl** register to 1. It can then only be disabled by a power on reset. The watchdog timer can be cleared by writing consecutively the values Hx0A and Hx03 to the **RegSysWD** register. The sequence must strictly be respected to clear the watchdog. In assembler code, the sequence to clear the watchdog is: move AddrRegSysWD, #0x0A move AddrRegSysWD, #0x03 Only writing Hx0A followed by Hx03 resets the WD. If some other write instruction is done to the **RegSysWD** between the writing of the Hx0A and Hx03 values, the watchdog timer will not be cleared. It is possible to read the status of the watchdog in the <u>RegSysW</u>D register. The watchdog is a 4 bit counter with a count range between 0 and 7. The system reset is generated when the counter is reaching the value 8. # 6.8 Start-up and watchdog specifications At start-up of the circuit, the POR (power-on-reset) block generates a reset signal during $t_{POR}$ . The circuit starts software execution after this period (see system chapter). The POR is intended to force the circuit in a correct state at start-up. For precise monitoring of the supply voltage, the voltage level detector (VLD) has to be used. | Symbol | Parameter | Min | Тур | Max | Unit | Comments | |--------------------|-------------------------------|------|-----|-----|------|----------| | T <sub>POR</sub> | POR reset duration | 5 | | 20 | ms | | | T <sub>RESET</sub> | RESET pin reset duration | 20 | | 200 | μs | 3 | | T <sub>RESET</sub> | RESET pin reset duration | 5 | | 20 | ms | 4 | | Vbat_sl_M | Supply ramp up of MTP version | 20 | | | V/ms | 1 | | Vbat_sl_R | Supply ramp up of ROM version | 0.25 | | | V/ms | 1 | | WDtime | Watchdog timeout period | 2 | | | s | 2 | Table 6-5. Electrical and timing specifications **Note:** 1) The Vbat\_sl defines the minimum slope required on VBAT. Correct start-up of the circuit is not guaranteed if this slope is too slow. In such a case, a delay has to be built using the RESET pin. **Note:** 2) The minimal watchdog timeout period is guaranteed when the internal oscillators are used. The watchdog takes its clock from the low prescaler. In case an external clock source is used, the RC oscillator must be enabled also (**EnRC**=1 in **RegSysClock**). Otherwise, the watchdog is stopped (see the clock block documentation). **Note:** 3) For the circuit versions XE88LC01 and XE88LC05. Gives the time the reset is active after the falling edge of the RESET pin. **Note:** 4) For the circuit versions XE88LC01A and XE88LC05A. Gives the time the reset is active after the falling edge of the RESET pin. # 7 Clock Generator | 7.1 | Features | 7-2 | |------------------------------|------------------------------------------------------------|---------------------------------| | 7.2 | Overview | 7-2 | | 7.3 | Register map | 7-2 | | 7.4 | Interrupts and events map | 7-4 | | <b>7.5</b> 7.5.1 7.5.2 7.5.3 | Clock sources RC oscillator Xtal oscillator External clock | <b>7-4</b><br>7-4<br>7-6<br>7-7 | | 7.6 | Clock source selection | 7-8 | | 7.7 | RegSysMisc Description | 7-8 | | 7.8 | Prescalers | 7-9 | | 7.9 | 32 kHz frequency selector | 7-9 | # 7.1 Features - 3 available clock sources (RC oscillator, quartz oscillator and external clock). - 2 divider chains: high-prescaler (8 bits) and low-prescaler (15 bits). - CPU clock disabling in halt mode. #### 7.2 Overview The XE8801AM – SX8801R chips can work on different clock sources (RC oscillator, quartz oscillator and external clock). The clock generator block is in charge of distributing the necessary clock frequencies to the circuit. Figure 7-1 represents the functionality of the clock block. The internal RC oscillator drives the high prescaler. This prescaler generates frequency divisions down to 1/256 of its input frequency. A 32 kHz clock is generated by enabling the quartz oscillator (if present in the product) or by selecting the appropriate tap on the high prescaler. The low prescaler generates clock signals from 32 kHz down to 1Hz. The clock source for the CPU can be selected from the RC oscillator, the external clock or the 32 kHz clock. # 7.3 Register map | pos. | RegSysClock | rw | Reset | function | |------|-------------|----|--------------|-----------------------------------------------| | 7 | CpuSel | rw | 0 resetsleep | Select speed for cpuck, 0=RC, 1=xtal or | | | | | | external clock | | 6 | Extclk | r | 0 resetcold | External clock detected, 1=available | | 5 | EnExtClock | rw | 0 resetcold | Enable for external clock, 1=enabled | | 4 | BiasRc | rw | 1 resetcold | Enable Rcbias (reduces start-up time of RC). | | 3 | ColdXtal | r | 1 resetsleep | Xtal in start phase | | 2 | ColdRC | r | 1 resetsleep | RC in start phase | | 1 | EnableXtal | rw | 0 resetsleep | Enable Xtal oscillator, 0=disabled, 1=enabled | | 0 | EnableRc | rw | 1 resetsleep | Enable RC oscillator, 0=disabled, 1=enabled | Table 7-1: RegSysClock register | pos. | RegSysMisc | rw | Reset | Function | |------|--------------|----|--------------|------------------------------------------------------------------------------------| | 7-4 | | r | 0000 | Unused | | 3 | RCOnPA0 | rw | 0 resetsleep | Start RC on PA[0], 0=disabled, 1=enabled | | 2 | DebFast | rw | 0 resetsleep | Debouncer clock speed, 0=256Hz, 1=8kHz | | 1 | OutputCkXtal | rw | 0 resetsleep | Output Xtal Clock on PB[3], 0=disabled, 1=enabled if <b>EnXtal</b> =1 else PB[3]=0 | | 0 | OutputCpuCk | rw | 0 resetsleep | Output CPU clock on PB[2], 0=disabled, 1=enabled | Table 7-2: RegSysMisc register | pos. | RegSysPre0 | rw | reset | Function | |------|------------|----------|---------|----------------------------------------------------| | 7-1 | | r | 0000000 | Unused | | 0 | ResPre | w1<br>r0 | 0 | Write 1 to reset low prescaler, but always reads 0 | Table 7-3: RegSysPre0 register | pos. | RegSysRcTrim1 | rw | reset | Function | |------|-----------------|----|-------------|------------------------------| | 7-4 | | r | 00 | Unused | | 5 | Reserved | rw | 0 resetcold | Reserved | | 4 | RcFreqRange | rw | 0 resetcold | Low/high freq. range (low=0) | | 3 | RcFreqCoarse[3] | rw | 0 resetcold | RC coarse trim bit 3 | | 2 | RcFreqCoarse[2] | rw | 0 resetcold | RC coarse trim bit 2 | | 1 | RcFreqCoarse[1] | rw | 0 resetcold | RC coarse trim bit 1 | | 0 | RcFreqCoarse[0] | rw | 0 resetcold | RC coarse trim bit 0 | Table 7-4: RegSysRCTrim1 register | pos. | RegSysRcTrim2 | Rw | reset | function | |------|---------------|----|-------------|--------------------| | 7-6 | | r | 00 | Unused | | 5 | RcFreqFine[5] | rw | 1 resetcold | RC fine trim bit 5 | | 4 | RcFreqFine[4] | rw | 0 resetcold | RC fine trim bit 4 | | 3 | RcFreqFine[3] | rw | 0 resetcold | RC fine trim bit 3 | | 2 | RcFreqFine[2] | rw | 0 resetcold | RC fine trim bit 2 | | 1 | RcFreqFine[1] | rw | 0 resetcold | RC fine trim bit 1 | | 0 | RcFreqFine[0] | rw | 0 resetcold | RC fine trim bit 0 | Table 7-5: RegSysRCTrim2 register Figure 7-1. Clock block structure # 7.4 Interrupts and events map | Interrupt | Interrupt source | Mapping in the interrupt manager | Mapping in the event manager | |-----------|------------------|----------------------------------|------------------------------| | IrqPre1 | Ck128Hz | RegIrqHig(6) | RegEvn(5) | | IrqPre2 | Ck1Hz | ReglrqMid(3) | RegEvn(1) | Table 7-6: Interrupts and events map # 7.5 Clock sources #### 7.5.1 RC oscillator #### 7.5.1.1 Configuration The RC oscillator is always turned on and selected for CPU and system operation at power-on reset and when exiting sleep mode. It can be turned off after the Xtal (quartz oscillator) has been started, after selection of the external clock or by entering sleep mode. The RC oscillator has two frequency ranges: sub-MHz (100 kHz to 1 MHz) and above-MHz (1 MHz to 10 MHz). Inside a range, the frequency can be tuned by software for coarse and fine adjustment. See registers **RegSysRcTrim1** and **RegSysRcTrim2**. Bit **EnableRC** in register **RegSysClock** controls the propagation of the RC clock signal and the operation of the oscillator. The user can stop the RC oscillator by resetting the bit **EnableRC**. Entering the sleep mode disables the RC oscillator. Note: Before turning off the RC oscillator, the cpusel bit in RegSysClock must be set to one. **Note**: The RC oscillator bias can be maintained while the oscillator is switched off by setting the bit **BiasRc** in **RegSysClock**. This allows a faster restart of the RC oscillator at the cost of increased power consumption when the oscillator is disabled (see section 7.5.1.3). #### 7.5.1.2 RC oscillator frequency tuning The RC oscillator frequency can be set using the bits in the $\underline{\text{RegSysRcTrim1}}$ and $\underline{\text{RegSysRcTrim2}}$ registers. Figure 7-2 shows the nominal frequency of the RC oscillator as a function of these bits. The absolute value of the frequency for a given register content may change by $\pm 50\%$ from chip to chip due to the tolerances on the integrated capacitors and resistors. However, the modification of the frequency as a function of a modification of the register content is fairly precise for frequencies below 2MHz. This means that the curves in Figure 7-2 can shift up and down but that the slope remains unchanged. The bit **RcFreqRange** modifies the oscillator frequency by a factor of 10. The upper curve in the figure corresponds to **RcFreqRange**=1. The **RcFreqCoarse** modifies the frequency of the oscillator by a factor (**RcFreqCoarse**+1). The figure represents the frequency for 5 different values of the bits **RcFreqCoarse**: for each value the frequency is multiplied by 2. Incrementing the **RcFreqFine** code increases the frequency by about 1.4%. The frequency of the oscillator is therefor given by: $$f_{RC} \!\!=\!\! f_{Rcmin} \!\!\cdot\!\! (1 + 9 \cdot RcFreqRange) \cdot (1 + RcFreqCoarse) \cdot (1.014)^{RcFreqFine}$$ with $f_{Rcmin}$ the RC oscillator frequency if the registers are all 0. At higher frequencies, the frequency may deviate from the value predicted by the equation. Figure 7-2. RC oscillator nominal frequency tuning. # 7.5.1.3 RC oscillator specifications | symbol | description | min | typ | max | unit | Comments | |--------------------|---------------------|-----|-----|-----|------|----------| | f <sub>RCmin</sub> | Lowest RC frequency | 40 | 80 | 120 | kHz | Note 1 | | RcFreqFine | fine tuning step | | 1.4 | 2.0 | % | | | RC_su | startup time | | 30 | 50 | us | BiasRc=0 | | | | | 3 | 5 | us | BiasRc=1 | | PSRR @ DC | Supply voltage | | TBD | | %/V | Note 2 | | | dependence | | TBD | | %/V | Note 3 | | Δf/ΔΤ | Temperature | | 0.1 | | %/°C | | | | dependence | | | | | | Table 7-7. RC oscillator specifications Note 1: this is the frequency tolerance when all trimming codes are 0. Note 2: frequency shift as a function of VBAT with normal regulator function. Note 3: frequency shift as a function of VBAT while the regulator is short-circuited to VBAT. The tolerances on the minimal frequency and the drift with supply or temperature can be cancelled using the software DFLL (digital frequency locked loop) which uses the crystal oscillator as a reference frequency. #### 7.5.2 Xtal oscillator #### 7.5.2.1 Xtal configuration The Xtal operates with an external crystal of 32'768 Hz. During Xtal oscillator start-up, the first 32768 cycles are masked. The two bits **EnableXtal** and **ColdXtal** in register **RegSysClock** control the oscillator. At power-on reset or during sleep mode, **EnableXtal** is reset and **ColdXtal** is set (Xtal oscillator is not selected at start-up). The user can start Xtal oscillator by setting **EnableXtal**. When the Xtal oscillator starts, bit **ColdXtal** is reset after 32768 cycles. Before **ColdXtal** is reset by the system, the Xtal frequency precision is not guaranteed. The Xtal oscillator can be stopped by the user by resetting bit **EnableXtal**. When the user enters into sleep mode, the Xtal is stopped. When an external clock is detected (ExtClk = 1) or the EnExtClock is set 1, the EnableXtal bit can not be set to 1. # 7.5.2.2 Xtal oscillator specifications The crystal oscillator has been designed for a crystal with the specifications given in Table 7-8. The oscillator precision can only be guaranteed for this crystal. | Symbol | Description | Min | Тур | Max | Unit | Comments | |--------|-------------------------------------------------------------|-----|-------|------|------|----------| | Fs | Resonance frequency | | 32768 | | Hz | | | CL | CL for nominal frequency | | 8.2 | 15 | pF | | | Rm | Motional resistance | | 40 | 100 | kΩ | | | Cm | Motional capacitance | 1.8 | 2.5 | 3.2 | fF | | | C0 | Shunt capacitance | 0.7 | 1.1 | 2.0 | pF | | | Rmp | Motional resistance of 6 <sup>th</sup> overtone (parasitic) | 4 | 8 | | kΩ | | | Q | Quality factor | 30k | 50k | 400k | - | | Table 7-8. Crystal specifications. For safe operation, low power consumption and to meet the specified precision, careful board layout is required: Keep lines OSCIN and OSCOUT short and insert a VSS line in between them. Connect the crystal package to VSS. No noisy or digital lines near OSCIN or OSCOUT. Insert guards where needed. Respect the board specifications of Table 7-9. | Symbol | Description | Min | Тур | Max | Unit | Comments | |-----------------|--------------------------|-----|-----|-----|------|----------| | Rh_oscin | Resistance OSCIN-VSS | 10 | | | МΩ | | | Rh_oscout | Resistance OSCOUT-VSS | 10 | | | MΩ | | | Rh_oscin_oscout | Resistance OSCIN-OSCOUT | 50 | | | MΩ | | | Cp_oscin | Capacitance OSCIN-VSS | 0.5 | | 3.0 | рF | | | Cp_oscout | Capacitance OSCOUT-VSS | 0.5 | | 3.0 | рF | | | Cp_oscin_oscout | Capacitance OSCIN-OSCOUT | 0.2 | | 1.0 | pF | | Table 7-9. Board layout specifications. The oscillator characteristics are given in Table 7-10. The characteristics are valid only if the crystal and board layout meet the specifications above. | Symbol | Description | Min | Тур | Max | Unit | Comments | |-------------------|---------------------|------|-------|-----|------|----------| | f <sub>Xtal</sub> | Nominal frequency | | 32768 | | Hz | | | St_xtal | Start-up time | | 1 | 2 | s | | | Fstab | Frequency deviation | -100 | | 300 | ppm | Note 1 | Table 7-10. Crystal oscillator characteristics. Note 1. This gives the relative frequency deviation from nominal for a crystal with CL=8.2pF and within the temperature range -40°C to 85°C. The crystal tolerance, crystal aging and crystal temperature drift are not included in this figure. #### 7.5.3 External clock # 7.5.3.1 External clock configuration The user can provide an external clock instead of the internal oscillators. Only the CPU can use the external clock. The external clock input pin is OSCIN. The system is configured for external clock by bit **EnExtClock** in register **RegSysClock**. When **EnExtClock** is set to 1, the external clock is detected after 4 pulses on pin OSCIN. The **ExtClk** bit shows when the external clock is available. Note: when using the external clock, the Xtal is not available. # 7.5.3.2 External clock specification The external clock has to satisfy the specifications in the table below. Correct behavior of the circuit can not be guaranteed if the external clock signal does not respect the specifications below. | Symbol | Description | Min | Тур | Max | Unit | Comments | |------------------|----------------|-----|-----|-----|------|----------| | F <sub>EXT</sub> | External clock | | | 2 | MHz | | | | frequency | | | | | | | PW_1 | Pulse 1 width | 0.2 | | | μS | | | PW_0 | Pulse 0 width | 0.2 | | | μS | | Table 7-11. External clock specifications. #### 7.6 Clock source selection There are three possible clock sources available for the CPU clock. The RC clock is always selected after power-up or after Sleep mode. The CPU clock selection is done with the bit **CpuSel** in **RegSysClock** (0= RC clock, 1= 32 kHz from Xtal if **EnableXtal** =1, **ExtClk** = 0 and **EnExtClk** = 0 else external clock). Switching from one clock source to another is glitch free. The next table summarizes the different clock configurations of the circuit: | Clock Sources | | | | Clock targets | | | | | |------------------|----------|----------|------------|---------------|----------|-------------------------------------|------------------------------------|--| | Mode | | | _ | Cpuck | Note 1 | | | | | name | EnExtClk | EnableRc | EnableXtal | CpuSel=0 | CpuSel=1 | High<br>Prescaler<br>Clock<br>input | Low<br>Prescaler<br>Clock<br>input | | | Sleep | 0 | 0 | 0 | Off | Off | Off | Off | | | Xtal | 0 | 0 | 1 | Off | Xtal | Off | Xtal | | | RC | 0 | 1 | 0 | RC | RC | RC | High presc. | | | RC + Xtal | 0 | 1 | 1 | RC | Xtal | RC | Xtal | | | External | 1 | 0 | Х | Off | External | Off | Off | | | RC +<br>External | 1 | 1 | Χ | RC | External | RC | High presc. | | Table 7-12: Table of clocking modes. Note 1: The CPU clock can be divided by using the freq instruction (see coolrisc instruction set) Switching from one clock source to another and stopping the unused clock source must be performed using 3 MOVE instructions to **RegSysClock**. First select the new clock source, secondly change the **CpuSel** bit and finally stop the unused one. # 7.7 RegSysMisc Description The **RCOnPA0** bit in <u>RegSysMisc</u> can be used to enable the RC oscillator on an event external to the circuit. If **RCOnPA0** is 1, the RC oscillator is enabled (**EnableRC** bit is set to 1) as soon as the value on port A pin PA[0] is equal to 1. The Port A pin can be debounced (see Port A documentation). Bit **DebFast** in the **RegSysMisc** register allows to chose the debouncer clock between 256Hz and 8kHz (DebFast = 0 and DebFast = 1 respectively). The Debouncer clock is used to debounce PA inputs (see Port A documentation). Bit **OutputCkXtal** allows to show the Xtal clock on PB[3]. The **EnableXtal** bit must be set to 1 else PB[3] equals 0 (see port B documentation to set up the Port B). Bit OutputCpuCk allows to show the CpuClock on PB[2] (see Port B documentation). #### 7.8 Prescalers The clock generator block embeds two divider chains: the high prescaler and the low prescaler. The high prescaler is made of an 8 stage dividing chain and the low prescaler of a 15 stage dividing chain. #### Features: - High prescaler can only be driven with RC clock (bit EnableRc have to be set, see Table 7-12). - Low prescaler can be driven from the high prescaler or directly with the Xtal clock when bit **EnableXtal** is set to 1, bit **EnExtClock** is set to 0 and **ExtClk** is equal at 0. - Bit **ResPre** in the **RegSysPre0** register allows to reset synchronously the low prescaler, the low prescaler is also automatically cleared when bit **EnableXtal** is set. Both dividing chains are reset asynchronously by the *resetsleep* signal. - Bit ColdXtal=1 indicates the Xtal is in its start up phase. It is active for 37268 Xtal cycles after setting EnableXtal. # 7.9 32 kHz frequency selector A decoder is used to select from the high prescaler the frequency tap that is the closest to 32 kHz to operate the low prescaler when the Xtal is not running. In this case, the RC oscillator frequency of $\pm 50\%$ will also be valid for the low prescaler frequency outputs. # 8 IRQ - Interrupt Handler | 8.1 | Features | 8-2 | |-----|--------------|-----| | 8.2 | Overview | 8-2 | | 8.3 | Register map | 8-2 | #### 8.1 Features The XE8000 chips support 24 interrupt sources, divided into 3 levels of priority. #### 8.2 Overview A CPU interruption is generated and memorized when an interrupt becomes active. The 24 interrupt sources are divided into 3 levels of priority: High (8 interrupt sources), Mid (8 interrupt sources), and Low (8 interrupt sources). Those 3 levels of priority are directly mapped to those supported by the CoolRisc (IN0, IN1 and IN2; see CoolRisc documentation for more information). <u>RegIrqHig</u>, <u>RegIrqMid</u>, and <u>RegIrqLow</u> are 8-bit registers containing flags for the interrupt sources. Those flags are set when the interrupt is enabled (i.e. if the corresponding bit in the registers <u>RegIrqEnHig</u>, <u>RegIrqEnMid</u> or **RegIrqEnLow** is set) and a rising edge is detected on the corresponding interrupt source. Once memorized, an interrupt flag can be cleared by writing a '1' in the corresponding bit of **RegIrqHig**, **RegIrqMid** or **RegIrqLow**. Writing a '0' does not modify the flag. To definitively clear the interrupt, one has to clear the CoolRisc interrupt in the CoolRisc status register. All interrupts are automatically cleared after a reset. Two registers are provided to facilitate the writing of interrupt service software. **RegIrqPriority** contains the number of the highest priority interrupt set (its value is 0xFF when no interrupt is set). **RegIrqIrq** indicates the priority level of the current interrupts. **RegIrqIrq** and **RegIrqPriority** 's values are dependent upon the memorized state of the interrupts (as reflected in flags in **RegIrqHig**, **RegIrqMid** and **RegIrqLow**). # 8.3 Register map | pos. | ReglrqHig | rw | reset | function | |------|--------------|----|---------------|---------------------------------------| | 7 | ReglrqHig[7] | r | 0 resetsystem | interrupt #23 (high priority) | | | | c1 | | clear interrupt #23 when 1 is written | | 6 | RegIrqHig[6] | r | 0 resetsystem | interrupt #22 (high priority) | | | | c1 | | clear interrupt #22 when 1 is written | | 5 | RegIrqHig[5] | r | 0 resetsystem | interrupt #21 (high priority) | | | | c1 | | clear interrupt #21 when 1 is written | | 4 | ReglrqHig[4] | r | 0 resetsystem | interrupt #20 (high priority) | | | | c1 | | clear interrupt #20 when 1 is written | | 3 | ReglrqHig[3] | r | 0 resetsystem | interrupt #19 (high priority) | | | | c1 | | clear interrupt #19 when 1 is written | | 2 | RegIrqHig[2] | r | 0 resetsystem | interrupt #18 (high priority) | | | | c1 | | clear interrupt #18 when 1 is written | | 1 | ReglrqHig[1] | r | 0 resetsystem | interrupt #17 (high priority) | | | | c1 | | clear interrupt #17 when 1 is written | | 0 | RegIrqHig[0] | r | 0 resetsystem | interrupt #16 (high priority) | | | | c1 | | clear interrupt #16 when 1 is written | Table 8-1: ReglrqHiq | pos. | ReglrqMid | rw | reset | function | |------|--------------|----|---------------|---------------------------------------| | 7 | ReglrqMid[7] | r | 0 resetsystem | interrupt #15 (mid priority) | | | | c1 | | clear interrupt #15 when 1 is written | | 6 | RegIrqMid[6] | r | 0 resetsystem | interrupt #14 (mid priority) | | | | c1 | | clear interrupt #14 when 1 is written | | 5 | ReglrqMid[5] | r | 0 resetsystem | interrupt #13 (mid priority) | | | | c1 | | clear interrupt #13 when 1 is written | | 4 | ReglrqMid[4] | r | 0 resetsystem | interrupt #12 (mid priority) | | | | c1 | | clear interrupt #12 when 1 is written | | 3 | ReglrqMid[3] | r | 0 resetsystem | interrupt #11 (mid priority) | | | | c1 | | clear interrupt #11 when 1 is written | | 2 | ReglrqMid[2] | r | 0 resetsystem | interrupt #10 (mid priority) | | | | c1 | | clear interrupt #10 when 1 is written | | 1 | ReglrqMid[1] | r | 0 resetsystem | interrupt #9 (mid priority) | | | | c1 | | clear interrupt #9 when 1 is written | | 0 | ReglrqMid[0] | r | 0 resetsystem | interrupt #8 (mid priority) | | | | c1 | | clear interrupt #8 when 1 is written | Table 8-2: ReglrqMid | pos. | ReglrqLow | rw | reset | function | |------|--------------|----|---------------|--------------------------------------| | 7 | ReglrqLow[7] | r | 0 resetsystem | interrupt #7 (low priority) | | | | c1 | | clear interrupt #7 when 1 is written | | 6 | ReglrqLow[6] | r | 0 resetsystem | interrupt #6 (low priority) | | | | c1 | | clear interrupt #6 when 1 is written | | 5 | ReglrqLow[5] | r | 0 resetsystem | interrupt #5 (low priority) | | | | c1 | | clear interrupt #5 when 1 is written | | 4 | ReglrqLow[4] | r | 0 resetsystem | interrupt #4 (low priority) | | | | c1 | | clear interrupt #4 when 1 is written | | 3 | ReglrqLow[3] | r | 0 resetsystem | interrupt #3 (low priority) | | | | c1 | | clear interrupt #3 when 1 is written | | 2 | ReglrqLow[2] | r | 0 resetsystem | interrupt #2 (low priority) | | | | c1 | | clear interrupt #2 when 1 is written | | 1 | ReglrqLow[1] | r | 0 resetsystem | interrupt #1 (low priority) | | | | c1 | | clear interrupt #1 when 1 is written | | 0 | ReglrqLow[0] | r | 0 resetsystem | interrupt #0 (low priority) | | | | c1 | | clear interrupt #0 when 1 is written | Table 8-3: ReglrqLow | pos. | ReglrqEnHig | rw | reset | function | |------|----------------|----|---------------|-------------------------| | 7 | ReglrqEnHig[7] | rw | 0 resetsystem | 1= enable interrupt #23 | | 6 | ReglrqEnHig[6] | rw | 0 resetsystem | 1= enable interrupt #22 | | 5 | ReglrqEnHig[5] | rw | 0 resetsystem | 1= enable interrupt #21 | | 4 | ReglrqEnHig[4] | rw | 0 resetsystem | 1= enable interrupt #20 | | 3 | ReglrqEnHig[3] | rw | 0 resetsystem | 1= enable interrupt #19 | | 2 | ReglrqEnHig[2] | rw | 0 resetsystem | 1= enable interrupt #18 | | 1 | ReglrqEnHig[1] | rw | 0 resetsystem | 1= enable interrupt #17 | | 0 | ReglrqEnHig[0] | rw | 0 resetsystem | 1= enable interrupt #16 | Table 8-4: ReglrqEnHig | pos. | ReglrqEnMid | rw | reset | function | |------|----------------|----|---------------|-------------------------| | 7 | ReglrqEnMid[7] | rw | 0 resetsystem | 1= enable interrupt #15 | | 6 | ReglrqEnMid[6] | rw | 0 resetsystem | 1= enable interrupt #14 | | 5 | ReglrqEnMid[5] | rw | 0 resetsystem | 1= enable interrupt #13 | | 4 | ReglrqEnMid[4] | rw | 0 resetsystem | 1= enable interrupt #12 | | 3 | ReglrqEnMid[3] | rw | 0 resetsystem | 1= enable interrupt #11 | | 2 | ReglrqEnMid[2] | rw | 0 resetsystem | 1= enable interrupt #10 | | 1 | ReglrqEnMid[1] | rw | 0 resetsystem | 1= enable interrupt #9 | | 0 | ReglrqEnMid[0] | rw | 0 resetsystem | 1= enable interrupt #8 | Table 8-5: ReglrqEnMid | pos. | ReglrqEnLow | rw | reset | function | |------|----------------|----|---------------|------------------------| | 7 | ReglrqEnLow[7] | rw | 0 resetsystem | 1= enable interrupt #7 | | 6 | ReglrqEnLow[6] | rw | 0 resetsystem | 1= enable interrupt #6 | | 5 | ReglrqEnLow[5] | rw | 0 resetsystem | 1= enable interrupt #5 | | 4 | ReglrqEnLow[4] | rw | 0 resetsystem | 1= enable interrupt #4 | | 3 | ReglrqEnLow[3] | rw | 0 resetsystem | 1= enable interrupt #3 | | 2 | ReglrqEnLow[2] | rw | 0 resetsystem | 1= enable interrupt #2 | | 1 | ReglrqEnLow[1] | rw | 0 resetsystem | 1= enable interrupt #1 | | 0 | ReglrqEnLow[0] | rw | 0 resetsystem | 1= enable interrupt #0 | Table 8-6: ReglrqEnLow | pos. | ReglrqPriority | rw | reset | function | |------|----------------|----|-------------|------------------------------| | 7-0 | RegIrqPriority | r | 11111111 | code of highest priority set | | | | | resetsystem | | Table 8-7: ReglrqPriority | pos. | Regirqirq | rw | Reset | function | |------|-----------|----|---------------|--------------------------------------------| | 7-3 | - | r | 00000 | unused | | 2 | IrqHig | r | 0 resetsystem | one or more high priority interrupt is set | | 1 | IrqMid | r | 0 resetsystem | one or more mid priority interrupt is set | | 0 | IrqLow | r | 0 resetsystem | one or more low priority interrupt is set | Table 8-8: Regirqirq # 9 Event Handler | 9.1 | Features | 9-2 | |-----|--------------|-----| | 9.2 | Overview | 9-2 | | 9.3 | Register map | 9-2 | #### 9.1 **Features** The XE8801AM and SX8801R chips support 8 event sources, divided into 2 levels of priority. #### 9.2 Overview A CPU event is generated and memorized when an event source becomes active. The 8 event sources are divided into 2 levels of priority: High (4 event sources) and Low (4 event sources). Those 2 levels of priority are directly mapped to those supported by the CoolRisc (EV0 and EV1; see CoolRisc documentation for more information). RegEvn is an 8-bit register containing flags for the event sources. Those flags are set when the event is enabled (i.e. if the corresponding bit in the registers RegEvnEn is set) and a rising edge is detected on the corresponding event source. Once memorized, writing a '1' in the corresponding bit of RegEvn clears an event flag. Writing a '0' does not modify the flag. All interrupts are automatically cleared after a reset. Two registers are provided to facilitate the writing of event service software. RegEvnPriority contains the number of the highest priority event set (its value is 0xFF when no event is set). RegEvnEvn indicates the priority level of the current interrupts. RegEvnEvn and RegEvnPriority 's values are dependent upon the memorized state of the events (as reflected in flags in RegEvn). #### 9.3 Register map | pos. | RegEvn | rw | reset | function | |------|-----------|----|---------------|-------------------------------| | 7 | RegEvn[7] | r | 0 resetsystem | event #7 (high priority) | | | | c1 | | clear event #7 when written 1 | | 6 | RegEvn[6] | r | 0 resetsystem | event #6 (high priority) | | | | c1 | | clear event #6 when written 1 | | 5 | RegEvn[5] | r | 0 resetsystem | event #5 (high priority) | | | | c1 | | clear event #5 when written 1 | | 4 | RegEvn[4] | r | 0 resetsystem | event #4 (high priority) | | | | c1 | | clear event #4 when written 1 | | 3 | RegEvn[3] | r | 0 resetsystem | event #3 (low priority) | | | | c1 | | clear event #3 when written 1 | | 2 | RegEvn[2] | r | 0 resetsystem | event #2 (low priority) | | | | c1 | | clear event #2 when written 1 | | 1 | RegEvn[1] | r | 0 resetsystem | event #1 (low priority) | | | | c1 | | clear event #1 when written 1 | | 0 | RegEvn[0] | r | 0 resetsystem | event #0 (low priority) | | | | c1 | | clear event #0 when written 1 | Table 9-1: RegEvn | pos. | RegEvnEn | rw | reset | function | |------|-------------|----|---------------|--------------------| | 7 | RegEvnEn[7] | rw | 0 resetsystem | 1= enable event #7 | | 6 | RegEvnEn[6] | rw | 0 resetsystem | 1= enable event #6 | | 5 | RegEvnEn[5] | rw | 0 resetsystem | 1= enable event #5 | | 4 | RegEvnEn[4] | rw | 0 resetsystem | 1= enable event #4 | | 3 | RegEvnEn[3] | rw | 0 resetsystem | 1= enable event #3 | | 2 | RegEvnEn[2] | rw | 0 resetsystem | 1= enable event #2 | | 1 | RegEvnEn[1] | rw | 0 resetsystem | 1= enable event #1 | | 0 | RegEvnEn[0] | rw | 0 resetsystem | 1= enable event #0 | Table 9-2: RegEvnEn | pos. | RegEvnPriority | rw | reset | function | |------|----------------|----|-------------|---------------------------| | 7-0 | RegEvnPriority | r | 11111111 | code of highest event set | | | | | resetsystem | | Table 9-3: RegEvnPriority | pos. | RegEvnEvn | rw | reset | function | |------|-----------|----|---------------|----------------------------------------| | 7-2 | - | r | 00000 | unused | | 1 | EvnHig | r | 0 resetsystem | one or more high priority event is set | | 0 | EvnLow | r | 0 resetsystem | one or more low priority event is set | Table 9-4: RegEvnEvn # 10 Low Power RAM | 10.1 | Features | 10-2 | |------|--------------|------| | 10.2 | Overview | 10-2 | | 10.3 | Register map | 10-2 | # 10.1 Features • Low power RAM locations. # 10.2 Overview In order to save power consumption, 8 8-bit registers are provided in page 0. These memory locations should be reserved for often-updated variables. Accessing these register locations requires much less power than the other general purpose RAM locations. # 10.3 Register map | р | os. | Reg00 | rw | reset | function | |---|-----|-------|----|----------|-----------------------| | 7 | -0 | Reg00 | rw | XXXXXXXX | low-power data memory | Table 10-1: Reg00 | pos. | Reg01 | rw | reset | function | |------|-------|----|---------|-----------------------| | 7-0 | Reg01 | rw | XXXXXXX | low-power data memory | Table 10-2: Reg01 | pos. | Reg02 | rw | reset | function | |------|-------|----|----------|-----------------------| | 7-0 | Reg02 | rw | XXXXXXXX | low-power data memory | Table 10-3: Reg02 | pos. | Reg03 | rw | reset | function | |------|-------|----|----------|-----------------------| | 7-0 | Reg03 | rw | XXXXXXXX | low-power data memory | Table 10-4: Reg03 | pos. | Reg04 | rw | reset | function | |------|-------|----|----------|-----------------------| | 7-0 | Reg04 | rw | XXXXXXXX | low-power data memory | Table 10-5: <u>Reg04</u> | pos. | Reg05 | rw | reset | function | |------|-------|----|---------|-----------------------| | 7-0 | Reg05 | rw | XXXXXXX | low-power data memory | Table 10-6: Reg05 | pos. | Reg06 | rw | "reset | function | |------|-------|----|---------|-----------------------| | 7-0 | Reg06 | rw | XXXXXXX | low-power data memory | Table 10-7: Reg06 | pos. | Reg07 | rw | reset | function | |------|-------|----|----------|-----------------------| | 7-0 | Reg07 | rw | XXXXXXXX | low-power data memory | Table 10-8: Reg07 # 11 Port A | 11.1 | Features | 11-2 | |------|---------------------------------|------| | 11.2 | Overview | 11-2 | | 11.3 | Register map | 11-3 | | 11.4 | Interrupts and events map | 11-4 | | 11.5 | Port A (PA) Operation | 11-4 | | 11.6 | Port A electrical specification | 11-5 | # 11.1 Features - Input port, 8 bits wide - Each bit can be set individually for debounced or direct input - Each bit can be set individually for pull-up or not - Each bit is an interrupt request source on the rising or falling edge - A system reset can be generated on an input pattern - PA[0] and PA[1] can generate two events for the CPU, individually maskable - PA[0] to PA[3] can be used as clock inputs for the counters/timers/PWM (product dependent) - PA[0] can be used to enable the RC oscillator ## 11.2 Overview Port A is a general purpose 8 bit wide digital input port, with interrupt capability. Figure 11-1 shows its structure. Figure 11-1:structure of Port A # 11.3 Register map There are six registers in the Port A (PA), namely <u>RegPAIn</u>, <u>RegPADebounce</u>, <u>RegPAEdge</u>, <u>RegPAPullup</u>, <u>RegPARes0</u> and <u>RegPARes1</u>. Table 11-1 to Table 11-6 show the mapping of control bits and functionality. | pos. | RegPAIn | rw | reset | description | |------|-----------|----|-------|--------------------------------| | 7:0 | PAIn[7:0] | r | | pad PA[7] to PA[0] input value | Table 11-1: RegPAIn | pos. | RegPADebounce | rw | reset | description | |------|-----------------|----|------------------------|---------------------------------------------------------------| | 7:0 | PADebounce[7:0] | rw | 00000000<br>resetpconf | PA[7] to PA[0]<br>1: debounce enabled<br>0: debounce disabled | Table 11-2: RegPADebounce | pos. | RegPAEdge | rw | reset | description | |------|-------------|----|-------------------------|---------------------------------------------------------------------------| | 7:0 | PAEdge[7:0] | rw | 00000000<br>resetsystem | PA[7] to PA[0] edge configuration<br>0: positive edge<br>1: negative edge | Table 11-3: RegPAEdge | pos. | RegPAPullup | rw | reset | description | |------|---------------|----|-----------------------|-------------------------------------------------------------------------| | 7:0 | PAPullup[7:0] | rw | 0000000<br>resetpconf | PA[7] to PA[0] pullup enable<br>0: pullup disabled<br>1: pullup enabled | Table 11-4: RegPAPullup | pos. | RegPARes0 | rw | Reset | description | |------|-------------|-----|-------------------------|------------------------------------| | 7:0 | PARes0[7:0] | r w | 00000000<br>resetsystem | PA[7] to PA[0] reset configuration | Table 11-5: RegPARes0 | pos. | RegPARes1 | rw | reset | Description | |------|-------------|-----|-------------|------------------------------------| | 7:0 | PARes1[7:0] | r w | 00000000 | PA[7] to PA[0] reset configuration | | | | | resetsystem | | Table 11-6: RegPARes # 11.4 Interrupts and events map | Interrupt source | Default mapping in the interrupt manager | Default mapping in the event manager | |------------------|------------------------------------------|--------------------------------------| | pa_irqbus[5] | ReglrqMid[5] | | | pa_irqbus[4] | ReglrqMid[4] | | | pa_irqbus[1] | ReglrqMid[1] | RegEvn[4] | | pa_irqbus[0] | ReglrqMid[0] | RegEvn[0] | | pa_irqbus[7] | ReglrqLow[7] | | | pa_irqbus[6] | ReglrqLow[6] | | | pa_irqbus[3] | ReglrqLow[3] | | | pa_irqbus[2] | ReglrqLow[2] | | # 11.5 Port A (PA) Operation The Port A input status (debounced or not) can be read from RegPAin. #### Debounce mode: Each bit in Port A can be individually debounced by setting the corresponding bit in <a href="RegPADebounce"><u>RegPADebounce</u></a>. After reset, the debounce function is disabled. After enabling the debouncer, the change of the input value is accepted only if the input value is identical at two consecutive sampling on the rising edge of the selected clock. Selection of the clock is done by the bit <a href="DebFast">DebFast</a> in Register <a href="RegSysMisc"><u>RegSysMisc</u></a> (see clock block documentation for more precision on the frequency). | DebFast | Clock filter | |---------|--------------| | 0 | 256 Hz | | 1 | 8 kHz | Table 11-7: debounce frequency selection Figure 11-2: digital debouncer #### Pull-ups: When the corresponding bit in <u>RegPAPullup</u> is set to 0, the inputs are floating (pull-up resistors are disconnected). When the corresponding bit in <u>RegPAPullup</u> is set to 1, a pull-up resistor is connected to the input pin. Port A starts up with the pull-up resistors disconnected. # Port A as an interrupt source: Each Port A input is an interrupt request source and can be set on rising or falling edge with the corresponding bit in **RegPAEdge**. After reset, the rising edge is selected for interrupt generation by default. The interrupt source can be debounced by setting register **RegPADebounce**. **Note:** care must be taken when modifying <u>RegPAEdge</u> because this register performs an edge selection. The change of this register may result in a transition which may be interpreted as a valid interruption. #### Port A as an event source: The interrupt signals of the pins PA[0] and PA[1] are also available as events on the event controller. #### PortA as a clock source (product dependent): Images of the PA[0] to PA[3] input ports (debounced or not) are available as clock sources for the counter/timer/PWM peripheral (see the counter block documentation for more information). # Port A as a reset source: Port A can be used to generate a system reset by placing a predetermined word on Port A externally. The reset is built using a logical and of the 8 PARes[x] signals: resetfromportA = PAReset[7] AND PAReset[6] AND PAReset[5] AND ... AND PAReset[0] PAReset[x] is itself a logical function of the corresponding pin PA[x]. One of four logical functions can be selected for each pin by writing into two registers **RegPARes0** and **RegPARes1** as shown in Table 11-8. | PARes1[x] | PARes0[x] | PAReset[x] | |-----------|-----------|------------| | 0 | 0 | 0 | | 0 | 1 | PA[x] | | 1 | 0 | not(PA[x]) | | 1 | 1 | 1 | Table 11-8: Selection bits for reset signal A reset from Port A can be inhibited by placing a 0 on both **PARes1[x]** and **PARes0[x]** for at least 1 pin. Setting both **PARes1[x]** and **PARes0[x]** to 1, makes the reset independent of the value on the corresponding pin. Setting both registers to hFF, will reset the circuit independent from the Port A input value. This makes it possible to do a reset by software. **Note:** depending of the value of PA[0] to PA[7], the change of <u>RegPARes0</u> and <u>RegPARes1</u> can cause a reset. Therefore it is safe to have always one (RegPARes0[x], RegPARes1[x]) equal to '00' during the setting operations. #### Port A as a RC enable: PA[0] can be used to enable the RC oscillator. When **RCOnPA0** bit in **RegSysMisc** is set to 1 and the value of PA[0] (debounced or not) is equal to 1, the **EnRc** bit in **RegSysClock** is automatically set to 1. # 11.6 Port A electrical specification | Sym | description | min | typ | max | unit | Comments | |------------------|--------------------|----------|-----|----------|------|-----------| | V <sub>INH</sub> | Input high voltage | 0.7*VBAT | | VBAT | V | VBAT≥2.4V | | V <sub>INL</sub> | Input low voltage | VSS | | 0.2*VBAT | V | VBAT≥2.4V | | R <sub>PU</sub> | Pull-up resistance | 20 | 50 | 80 | kΩ | | | Cin | Input capacitance | | 3.5 | | pF | Note 1 | Note 1: this value is indicative only since it depends on the package. Table 11-9. Port A electrical specification. # 12 Port B | 12.1 | Features | 12-2 | |---------------------------------|------------------------------------------------------------------------------------------------|-----------------------------| | 12.2 | Overview | 12-2 | | 12.3 | Register map | 12-2 | | 12.4 | Port B capabilities | 12-3 | | <b>12.5</b><br>12.5.1<br>12.5.2 | Port B analog capability Port B analog configuration Port B analog function specification | <b>12-3</b><br>12-3<br>12-4 | | 12.6 | Port B function capability | 12-5 | | <b>12.7</b><br>12.7.1<br>12.7.2 | Port B digital capabilities Port B digital configuration Port B digital function specification | <b>12-5</b><br>12-5<br>12-6 | #### 12.1 Features - Input / output / analog port, 8 bits wide - Each bit can be set individually for input or output - Each bit can be set individually for open-drain or push-pull - Each bit can be set individually for pull-up or not (for input or open-drain mode) - In open-drain mode, pull-up is not active when corresponding pad is set to zero - The 8 pads can be connected by pairs to four internal analog lines (4 line analog bus) - Two internal freq. (cpuck and 32 kHz) can be output on PB[2] and PB[3] #### Product dependant: - Two PWM signals can be outputted on the pads PB[0] and PB[1] - The synchronous serial interface (USRT) uses pads PB[5], PB[4] - The UART interface uses pads PB[6] and PB[7] for Tx and Rx #### 12.2 Overview Port B is a multi-purpose 8 bit Input/output port. In addition to digital functions, all pins can be used for analog signals. All port terminals can be selected by pairs as digital input or output or as analog sharing one of four possible analog lines. # 12.3 Register map | Pos. | RegPBOut | rw | reset | description in digital mode | description in analog mode | |-------|------------|-----|--------------|-----------------------------|--------------------------------------| | 7 – 0 | PBOut[7-0] | r w | 0 resetpconf | Pad PB[7-0] output value | Analog bus selection for pad PB[7-0] | Table 12-1: RegPBOut | Pos. | RegPBIn | rw | reset | description in digital mode | description in analog mode | |-------|-----------|-----|-------|-----------------------------|----------------------------| | 7 – 0 | PBIn[7-0] | r w | | Pad PB[7-0] input status | Unused | Table 12-2: RegPBIn | | Pos. | RegPBDir | rw | reset | description in digital mode | description in analog mode | |---|-------|-------------|-----|--------------|---------------------------------|--------------------------------------| | I | 7 – 0 | PBDir [7-0] | r w | 0 resetpconf | Pad PB[7-0] direction (0=input) | Analog bus selection for pad PB[7-0] | Table 12-3: RegPBDir | Pos. | RegPBOpen | rw | reset | description in digital mode | description in analog mode | |-------|-------------|----|--------------|-----------------------------------------|----------------------------| | 7 – 0 | PBOpen[7-0] | rw | 0 resetpconf | Pad PB[7-0] open drain (1 = open drain) | Unused | Table 12-4: RegPBOpen | Pos. | RegPBPullup | rw | reset | description in digital mode | description in analog mode | |------|-------------|-----|--------------|------------------------------------|-----------------------------------------| | 7 –0 | PBPullup[7] | r w | 0 resetpconf | Pull-up for pad PB[7-0] (1=active) | Connect pad PB[7-0] on selected ana bus | Table 12-5: RegPBPullup | Pos. | RegPBAna | rw | reset | description in digital mode | description in analog mode | |-------|-----------|-----|--------------|-----------------------------|----------------------------| | 7 – 4 | | r | 0000 | Unused | Unused | | 3 | PBAna [3] | r w | 0 resetpconf | Set PB[7:6] in analog mode | Set PB[7:6] in analog mode | | 2 | PBAna [2] | r w | 0 resetpconf | Set PB[5:4] in analog mode | Set PB[5:4] in analog mode | | 1 | PBAna [1] | r w | 0 resetpconf | Set PB[3:2] in analog mode | Set PB[3:2] in analog mode | | 0 | PBAna [0] | r w | 0 resetpconf | Set PB[1:0] in analog mode | Set PB[1:0] in analog mode | Table 12-6: RegPBAna **Note:** Depending on the status of the **EnResPConf** bit in <u>RegSysCtrl</u>, the reset conditions of the registers are different. See the reset block documentation for more details on the resetpoonf signal. # 12.4 Port B capabilities | Port B | usage (priority) | | | | | |--------|------------------|-----------------------|----------------------------|--|--| | name | analog<br>(high) | functions<br>(medium) | digital<br>(low) (default) | | | | PB[7] | analag | uart Rx | I/O | | | | PB[6] | analog | uart Tx | I/O | | | | PB[5] | analog | usrt S1 | I/O | | | | PB[4] | arialog | usrt S0 | I/O | | | | PB[3] | analog | 32 kHz | I/O | | | | PB[2] | arialog | clock CPU | I/O | | | | PB[1] | analag | PWM1 Counter C (C+D) | I/O | | | | PB[0] | analog | PWM0 Counter A (A+B) | I/O | | | Table 12-7: Different Port B functionality Table 12-7 shows the different usage that can be made of Port B with the order of priority. If a pair of pins is selected to be analog, it overwrites the function and digital set-up. If the pin is not selected as analog, but a function is enabled, it overwrites the digital set-up. If neither the analog nor function are selected for a pin, it is used as an ordinary digital I/O. This is the default configuration at start-up. # 12.5 Port B analog capability # 12.5.1 Port B analog configuration Port B terminals can be attached to a 4 line analog bus by setting the **PBAna[x]** bits to 1 in the **RegPBAna** register. The other registers then define the connection of these 4 analog lines to the different pads of Port B. This can be used to implement a simple LCD driver or A/D converter. Analog switching is available only when the circuit is powered with sufficient voltage (see specification below). Below the specified supply voltage, only voltages that are close to VSS or VBAT can be switched. When **PBAna[x]** is set to 1, a pair of Port B terminals is switched from digital I/O mode to analog mode. The usage of the registers **RegPBPullup**, **RegPBOut** and **RegPBDir** define the analog configuration (see Table 12-8). When PBAna[x] = 1, then PBPullup[x] connects the pin to the analog bus. PBDir[x] and PBPOut[x] select which of the 4 analog lines is used. For odd values of x, the selection bits are in the register RegPBOut (see Table 12-8). For even values of x, the selection bits are in the register RegPBDir (see Table 12-9). | if x is odd, PBOut[x, x-1] | PBPullup[x] | PB[x] selection on | |----------------------------|-------------|--------------------| | 00 | 1 | analog line 0 | | 01 | 1 | analog line 1 | | 10 | 1 | analog line 2 | | 11 | 1 | analog line 3 | | XX | 0 | High impedance | Table 12-8: Selection of the analog lines for PB[x] when x is odd and PBAna[x] = 1 | if x is even, PBDir[x+1, x] | PBPullup[x] | PB[x] selection on | |-----------------------------|-------------|--------------------| | 00 | 1 | analog line 0 | | 01 | 1 | analog line 1 | | 10 | 1 | analog line 2 | | 11 | 1 | analog line 3 | | XX | 0 | High impedance | Table 12-9: Selection of the analog lines for PB[x] when x is even and PBAna[x] = 1 # Example: Set the pads PB[2] and PB[3] on the analog line 3. (the values X depend on the configuration of others pads) - apply high impedance in the analog mode (move RegPBPullup,#0bXXXX00XX) - go to analog mode (move RegPBAna,#0bXXXXXX1X) - select the analog line3 (move RegPBDir,#0bXXXX11XX and move RegPBOut,#0bXXXX11XX) - connect the analog line to the pins (move RegPBPullup,#0bXXXX11XX) # 12.5.2 Port B analog function specification The table below defines the on-resistance of the switches between the pin and the analog bus for different conditions. The series resistance between 2 pins of Port B connected to the same analog line is twice the resistance given in the table. | sym | description | min | typ | max | unit | Comments | |-----|-------------------------|-----|-----|-----|------|----------| | Ron | switch resistance | | | 11 | kΩ | Note 1 | | Ron | switch resistance | | | 15 | kΩ | Note 2 | | Cin | input capacitance (off) | | 3.5 | | pF | Note 3 | | Cin | input capacitance (on) | | 4.5 | | pF | Note 4 | Table 12-10. Analog input specifications. Note 1: This is the series resistance between the pad and the analog line in 2 cases - 1. VBAT ≥ 2.4V and the VMULT peripheral is present on the circuit and enabled. - 2. VBAT ≥ 3.0V and the VMULT peripheral is not present on the circuit. Note 2: This is the series resistance in case VBAT ≥ 2.8V and the peripheral VMULT is not present on the circuit. **Note 3:** This is the input capacitance seen on the pin when the pin is not connected to an analog line. This value is indicative only since it is product and package dependent. **Note 4:** This is the input capacitance seen on the pin when the pin is connected to an analog line and no other pin is connected to the same analog line. This value is indicative only since it is product and package dependent. # 12.6 Port B function capability The Port B can be used for different functions implemented by other peripherals. The description below is applicable only in so far the circuit contains these peripherals. When the counters are used to implement a PWM function (see the documentation of the counters), the PB[0] and PB[1] terminals are used as outputs (PB[0] is used if **CntPWM0** in **RegCntConfig1** is set to 1, PB[1] is used if **CntPWM1** in **RegCntConfig1** is set to 1) and the PWM generated values overwrite the values written in **RegPBout**. However, **PBDir(0)** and **PBDir(1)** are not automatically overwritten and have to be set to 1. If **OutputCkXtal** is set in **RegSysMisc**, the Xtal clock is output on PB[3] (EnableXtal in RegSysClock must be set to 1). This overrides the value contained in **PBOut(3)**. However, **PBDir(3)** must be set to 1. The duty cycle of the clock signal is about 50%. Similarly, if **OutputCkCpu** is set in **RegSysMisc**, the CPU frequency is output on PB[2]. This overrides the value contained in **PBOut(2)**. However, **PBDir(2)** must be set to 1. The frequency of the CPU clock depends on the selection of the **CpuSel** bit in the **RegSysClock** register (see clock\_gen\_ff). Pins PB[5] and PB[4] can be used for S1 and S0 of the USRT (see USRT documentation) when the **UsrtEnable** bit is set in **RegUsrtCtrl**. The PB[5] and PB[4] then become open-drain. This overrides the values contained in **PBOpen(5:4)**, **PBOut(5:4)** and **PBDir(5:4)**. If there is no external pull-up resistor on these pins, internal pull-ups should be selected by setting **PBPullup(5:4)**. When S0 is an output, the pin PB[4] takes the value of **UsrtS0** in **RegUrstS0**. When S1 is an output, the pin PB[5] takes the value of **UsrtS1** in **RegUrstS1**. Pins PB[6] and PB[7] can be used by the UART (see UART documentation). When **UartEnTx** in **RegUartCtrl** is set to 1, PB[6] is used as output signal Tx. When **UartEnRx** in **RegUartCtrl** is set to 1, PB[7] is used as input signal Rx. This overrides the values contained in **PBOut(7:6)** and **PBDir(7:6)**. ## 12.7 Port B digital capabilities ## 12.7.1 Port B digital configuration The direction of each bit within Port B (input only or input/output) can be individually set using the **RegPBDir** register. If **PBDir[x]** = 1, both the input and output buffer are active on the corresponding Port B. If **PBDir[x]** = 0, the corresponding Port B pin is an input only and the output buffer is in high impedance. After reset (resetpconf) Port B is in input only mode **(PBDir[x]** are reset to 0). The input values of Port B are available in <u>RegPBIn</u> (read only). Reading is always direct - there is no debounce function in Port B. In case of possible noise on input signals, a software debouncer with polling or an external hardware filter have to be realized. The input buffer is also active when the port is defined as output and allows to read back the effective value on the pin. Data stored in RegPBOut are output at Port B if PBDir[x] is 1. The default value after reset is low (0). When a pin is in output mode (**PBDir**[x] is set to 1), the output can be a conventional CMOS (Push-Pull) or a N-channel Open-drain, driving the output only low. By default, after reset (resetpoonf) the **PBOpen**[x] in **RegPBOpen** is cleared to 0 (push-pull). If **PBOpen**[x] in **RegPBOpen** is set to 1 then the internal P transistor in the output buffer is electrically removed and the output can only be driven low (**PBOut**[x]=0). When **PBOut**[x]=1, the pin is high Impedance. The internal pull-up or an external pull-up resistor can be used to drive the pin high. **Note:** Because the P transistor actually exists (this is not a real Open-drain output) the pull-up range is limited to VDD + 0.2V (avoid forward bias the P transistor / diode). Each bit can be set individually for pull-up or not using register <u>RegPBPullup</u>. Input is pulled up when its corresponding bit in this register is set to 1. Default status after (resetpconf) is 0, which means without pull up. To limit power consumption, pull-up resistors are only enabled when the associated pin is either a digital input or an N-channel open-drain output with the pad set to 1. In the other cases (push-pull output or open-drain output driven low), the pull up resistors are disabled independent of the value in <u>RegPBPullup</u>. After power-on reset, the Port B is configured as an input port without pull-up. The input buffer is always active, except in analog mode. This means that the Port B input should be a valid digital value at all times unless the pin is set in analog mode. Violating this rule may lead to high power consumption. # 12.7.2 Port B digital function specification | Sym | description | min | typ | max | unit | Comments | |------------------|---------------------|----------|-----|----------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>INH</sub> | Input high voltage | 0.7*VBAT | | VBAT | V | VBAT≥2.4V | | V <sub>INL</sub> | Input low voltage | VSS | | 0.2*VBAT | V | VBAT≥2.4V | | V <sub>OH</sub> | Output high voltage | VBAT-0.4 | | VBAT | V | $\begin{array}{l} \text{VBAT=1.2V, I}_{\text{OH}} = & 0.3 \text{mA} \\ \text{VBAT=2.4V, I}_{\text{OH}} = & 5.0 \text{mA} \\ \text{VBAT=4.5V, I}_{\text{OH}} = & 8.0 \text{mA} \end{array}$ | | V <sub>OL</sub> | Output low voltage | VSS | | VSS+0.4 | V | $\begin{array}{l} \text{VBAT=1.2V, I}_{\text{OL}} = 0.3\text{mA} \\ \text{VBAT=2.4V, I}_{\text{OL}} \\ = 12.0\text{mA} \\ \text{VBAT=4.5V, I}_{\text{OL}} \\ = 15.0\text{mA} \end{array}$ | | R <sub>PU</sub> | Pull-up resistance | 20 | 50 | 80 | kΩ | | | Cin | Input capacitance | | 3.5 | | pF | Note 1 | Note 1: this value is indicative only since it depends on the package. # 13 Port C | 13.1 | Features | 13-2 | |------|---------------------------------|------| | 13.2 | Overview | 13-2 | | 13.3 | Port C (PC) Operation | 13-2 | | 13.4 | Register map | 13-3 | | 13.5 | Port C electrical specification | 13-3 | # 13.1 Features - Input / output port, 8 bits wide - Each bit can be set individually for input or output #### 13.2 Overview Port C (PC) is a general purpose 8 bit input/output digital port. Figure 13-1 shows its structure. Figure 13-1: structure of Port C # 13.3 Port C (PC) Operation The direction of each bit within Port C (input or output) can be individually set by using the $\frac{\text{RegPCDir}}{\text{PCDir}[x]}$ register. If PCDir[x] = 1, the corresponding Port C pin becomes an output. After reset, Port C is in input mode (PCDir[x] are reset to 0). #### Output mode: Data is stored in **RegPCOut** prior to output at Port C. ### Input mode: The status of Port C is available in <u>RegPCIn</u> (read only). Reading is always direct - there is no digital debounce function associated with Port C. In case of possible noise on input signals, a software debouncer or an external filter must be realized. By default after reset, Port C is configured as an input port. # 13.4 Register map There are three registers in the Port C (PC), namely <u>RegPCIn</u>, <u>RegPCOut</u> and <u>RegPCDir</u>. Table 13-1 to Table 13-3 show the mapping of control bits and functionality of these registers. | Pos. | RegPCIn | Rw | Reset | Description | |------|---------|----|-------|--------------------| | 7-0 | PCIn | r | ı | pad PC input value | Table 13-1 RegPCIn | Pos. | RegPCOut | Rw | Reset | Description | | | | |------|----------|-----|--------------|---------------------|--|--|--| | 7-0 | PCOut | r w | 0 resetpconf | pad PC output value | | | | Table 13-2 RegPCOut | Pos. | RegPCDir | Rw | Reset | Description | |------|----------|-----|--------------|----------------------------| | 7-0 | PCDir | r w | 0 resetpconf | pad PC direction (0=input) | Table 13-3 RegPCDir # 13.5 Port C electrical specification | Sym | description | min | typ | max | unit | Comments | |------------------|---------------------|----------|-----|----------|------|-----------------------------------| | V <sub>INH</sub> | Input high voltage | 0.7*VBAT | | VBAT | V | VBAT≥2.4V | | V <sub>INL</sub> | Input low voltage | VSS | | 0.2*VBAT | V | VBAT≥2.4V | | V <sub>OH</sub> | Output high voltage | VBAT-0.4 | | VBAT | V | VBAT=1.2V, I <sub>OH</sub> =0.3mA | | | | | | | | VBAT=2.4V, I <sub>OH</sub> =5.0mA | | | | | | | | VBAT=4.5V, I <sub>OH</sub> =8.0mA | | V <sub>OL</sub> | Output low voltage | VSS | | VSS+0.4 | V | VBAT=1.2V, I <sub>OL</sub> =0.3mA | | | | | | | | VBAT=2.4V, I <sub>OL</sub> | | | | | | | | =12.0mA | | | | | | | | VBAT=4.5V, I <sub>OL</sub> | | | | | | | | =15.0mA | | Cin | Input capacitance | | 3.0 | | pF | Note 1 | Note 1: this value is indicative only since it depends on the package. Table 13-4. Port C electrical specification ## **14 UART** | Software hints | 14-7 | |--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Interrupt or polling | 14-6 | | Reception | 14-6 | | | 14-5 | | · · | 14-4 | | Function description | 14-4 | | Uart on the crystal oscillator | 14-4 | | | 14-3 | | Uart baud rate selection | 14-3 | | Interrupts map | 14-3 | | Registers map | 14-2 | | Overview | 14-2 | | Features | 14-2 | | | Overview Registers map Interrupts map Uart baud rate selection Uart on the RC oscillator Uart on the crystal oscillator Function description Configuration bits Transmission Reception Interrupt or polling | #### 14.1 Features - Full duplex operation with buffered receiver and transmitter. - Internal baud rate generator with 12 programmable baud rates (300 115200). - 7 or 8 bits word length. - Even, odd, or no-parity bit generation and detection - 1 stop bit - Error receive detection: Start, Parity, Frame and Overrun - · Receiver echo mode - 2 interrupts (receive full and transmit empty) - Enable receive and/or transmit - Invert pad Rx and/or Tx #### 14.2 Overview The UART pins are PB[7], which is used as Rx - receive and PB[6] as Tx - transmit. #### 14.3 Registers map | pos. | RegUartCmd | rw | Reset Description | | |------|----------------|----|-----------------------------------------------------|-----------------------------------------------| | 7 | SelXtal | rw | 0 resetsystem | Select input clock: 0 = RC/external, 1 = xtal | | 6 | UartEnRx2 | rw | 0 resetsystem | Enable Uart Reception | | 5-3 | UartRcSel(2:0) | rw | 000 resetsystem | RC prescaler selection | | 2 | UartPM | rw | 0 resetsystem Select parity mode: 0 = odd, 1 = ever | | | 1 | UartPE | rw | 0 resetsystem | Enable parity: 1 = with parity, 0 = no parity | | 0 | UartWL | rw | 1 resetsystem | Select word length: 1 = 8 bits, 0 = 7 bits | Table 14-1: RegUartCmd | Pos. | RegUartCtrl | rw | reset | Description | |------|-------------|----|-----------------|------------------------------| | 7 | UartEcho | rw | 0 resetsystem | Enable echo mode: | | | | | | 1 = echo Rx->Tx, 0 = no echo | | 6 | UartEnRx1 | rw | 0 resetsystem | Enable uart reception | | 5 | UartEnTx | rw | 0 resetsystem | Enable uart transmission | | 4 | UartXRx | rw | 0 resetsystem | Invert pad Rx | | 3 | UartXTx | rw | 0 resetsystem | Invert pad Tx | | 2-0 | UartBR(2:0) | rw | 101 resetsystem | Select baud rate | Table 14-2: RegUartCtrl | pos. | RegUartTx | rw | reset | Description | |------|-----------|----|-------------|-----------------| | 7-0 | UartTx | rw | 00000000 | Data to be sent | | | | | resetsystem | | Table 14-3: RegUartTx | pos. | RegUartTxSta | rw | reset | description | |------|--------------|----|---------------|------------------------------------------| | 7-2 | - | r | 000000 | Unused | | 1 | UartTxBusy | r | 0 resetsystem | Uart busy transmitting | | 0 | UartTxFull | r | 0 resetsystem | RegUartTx full | | | | | | Set by writing to RegUartTx | | | | | | Cleared when transferring RegUartTx into | | | | | | internal shift register | Table 14-4: RegUartTxSta | | pos. | RegUartRx | rw | reset | description | |---|------|-----------|----|-------------|---------------| | ſ | 7-0 | UartRx | r | 00000000 | Received data | | | | | | resetsystem | | Table 14-5: RegUartRx | pos. | RegUartRxSta | rw | Reset | description | |------|--------------|----|-----------------------------|---------------------------------| | 7-6 | - | r | 00 | Unused | | 5 | UartRxSErr | r | 0 resetsystem | Start error | | 4 | UartRxPErr | r | 0 resetsystem | Parity error | | 3 | UartRxFErr | r | 0 resetsystem | Frame error | | 2 | UartRxOErr | rc | 0 resetsystem Overrun error | | | | | | | Cleared by writing RegUartRxSta | | 1 | UartRxBusy | r | 0 resetsystem | Uart busy receiving | | 0 | UartRxFull | r | 0 resetsystem | RegUartRx full | | | | | | Cleared by reading RegUartRx | Table 14-6: RegUartRxSta #### 14.4 Interrupts map | interrupt source | default mapping in the interrupt manager | |------------------|------------------------------------------| | Irq_uart_Tx | IrqHig(1) | | Irq_uart_Rx | IrqHig(0) | Table 14-7: Interrupts map #### 14.5 Uart baud rate selection In order to have correct baud rates, the Uart interface has to be fed with a stable and trimmed clock source. The clock source can be the RC oscillator or the crystal oscillator. The precision of the baud rate will depend on the precision of the selected clock source. #### 14.5.1 Uart on the RC oscillator To select the RC oscillator for the Uart, the bit **SelXtal** in **RegUartCmd** has to be 0. In order to obtain a correct baud rate, the RC oscillator frequency has to be set to one of the frequencies given in the table below. The precision of the obtained baud rate is directly proportional to the frequency deviation with respect to the values in the table. | Frequency selection for correct Uart baud rate with RC oscillator (Hz) | |------------------------------------------------------------------------| | 2'457'600 | | 1'843'200 | | 1'228'800 | | 614'400 | For each of these frequencies, the baud rate can be selected with the bits **UartBR(2:0)** in **RegUartCtrl** and **UartRcSel(2:0)** in **RegUartCmd** as shown in **Table 14-8** | RC freque | ency (Hz) | 2'457'600 1'228'800 | | 614'400 | 1'843'200 | | | | |-----------|-----------|---------------------|-------------|---------|-----------|--|--|--| | UartRcSel | | 010 | 010 001 000 | | 000 | | | | | | 111 | | 38400 | | | | | | | UartBR | 110 | | 57600 | | | | | | | Uditor | 101 | | 9600 | | | | | | | | 100 | Not possible | 48 | 00 | 14400 | | | | Table 14-8: Uart baud rate with RC clock **Note:** The precision of the baud rate is directly proportional to the frequency deviation of the used clock from the ideal frequency given in the table. In order to increase the precision and stability of the RC oscillator, the DFLL (digital frequency locked loop) can be used with the crystal oscillator as a reference. #### 14.5.2 Uart on the crystal oscillator In order to use the crystal oscillator as the clock source for the Uart, the bit **SelXtal** in **RegUartCmd** has to be set. The crystal oscillator has to be enabled by setting the **EnableXtal** bit in **RegSysClock**. The baud rate selection is done using the **UartBR** and **UartRcSel** bits as shown in Table 14-9. | Xtal freq. (Hz) | UartRcSel | UartBR | Baud rate | |-----------------|-----------|--------|-----------| | | 001 | 011 | 2400 | | 32768 | | 010 | 1200 | | 32700 | | 001 | 600 | | | | 000 | 300 | Table 14-9: Uart baud rate with Xtal clock Due to the odd ratio between the crystal oscillator frequency and the baud rate, the generated baud rate has a systematic error of –2.48%. #### 14.6 Function description ## 14.6.1 Configuration bits The configuration bits of the Uart serial interface can be found in the registers **RegUartCmd** and **RegUartCtrl**. The bit **SelXtal** is used to select the clock source (see chapter 14.5). The bits **UartSelRc** and **UartBR** select the baud rate (see chapter 14.5). The bit **UartEnTx** is used to enable or disable the transmission. The bits **UartEnRx1** and **UartEnRx2** are used to enable or disable the reception. When one is set to 1, the reception is enabled. The word length (7 or 8 data bits) can be chosen with **UartWL**. A parity bit is added during transmission or checked during reception if **UartPE** is set. The parity mode (odd or even) can be chosen with **UartPM**. Setting the bits **UartXRx** and **UartXTx** inverts the Rx respectively Tx signals. The bit **UartEcho** is used to send the received data automatically back. The transmission function becomes then: Tx = Rx XOR UartXTx. #### 14.6.2 Transmission In order to send data, the transmitter has to be enabled by setting the bit <code>UartEnTx</code>. Data to be sent has to be written to the register <code>RegUartTx</code>. The bit <code>UartTxFull</code> in <code>RegUartTxSta</code> then goes to 1, indicating to the transmitter that a new word is available. As soon as the transmitter has finished sending the previous word, it then loads the contents of the register <code>RegUartTx</code> to an internal shift register and clears the <code>UartTxFull</code> bit. An interrupt is generated on <code>Irq\_uart\_Tx</code> at the falling edge of the <code>UartTxFull</code> bit. The bit <code>UartTxBusy</code> in <code>RegUartTxSta</code> shows that the transmitter is busy transmitting a word. A timing diagram is shown in Figure 14-1. Data are sent LSB first. New data should be written to the register RegUartTx only while UartTxFull is 0, otherwise data will be lost. #### **Asynchronous Transmission** #### Asynchronous Transmission (back to back) Figure 14-1. Uart transmission timing diagram. ### 14.6.3 Reception On detection of the start bit, the **UartRxBusy** bit is set. On detection of the stop bit, the received data are transferred from the internal shift register to the register <u>RegUartRx</u>. At the same time, the <u>UartRxFull</u> bit is set and an interrupt is generated on Irq\_uart\_Rx. This indicates that new data is available in <u>RegUartRx</u>. The timing diagram is shown in Figure 14-2. The **UartRxFull** bit is cleared when **RegUartRx** is read. If the register was not read before the receiver transfers a new word to it, the bit **UartRxOErr** (overflow error) is set and the previous contents of the register is lost. **UartRxOErr** is cleared by writing any data to **RegUartRxSta**. The bit UartRxSErr is set if a start error has been detected. The bit is updated at data transfer to RegUartRx. The bit **UartRxPErr** is set if a parity error has been detected, i.e. the received parity bit is not equal to the calculated parity of the received data. The bit is updated at data transfer to **RegUartRx**. The bit UartRxFErr in RegUartRxSta shows that a frame error has been detected. No stop bit has been detected. Figure 14-2. Uart reception timing diagram. #### 14.7 Interrupt or polling The transmission and reception software can be driven by interruption or by polling the status bits. Interrupt driven reception: each time an Irq\_uart\_Rx interrupt is generated, a new word is available in <u>RegUartRx</u>. The register has to be read before a new word is received. Interrupt driven transmission: each time the contents of <u>RegUartTx</u> is transferred to the transmission shift register, an Irq\_uart\_Tx interrupt is generated. A new word can then be written to <u>RegUartTx</u>. Reception driven by polling: the **UartRxFull** bit is to be read and checked. When it is 1, the **RegUartRx** register contains new data and has to be read before a new word is received. Transmission driven by polling: the **UartTxFull** bit is to read and checked. When it is 0, the **RegUartTx** register is empty and a new word can be written to it. #### 14.8 Software hints Example of program for a transmission with polling: - 1. The **RegUartCmd** register and the **RegUartCtrl** register are initialized (for example: 8 bit word length, odd parity, 9600 baud, enable Uart transmission). - 2. Write a byte to RegUartTx. - 3. Wait until the UartTxFull bit in RegUartTxSta register equals 0. - 4. Jump to 2 to write the next byte if the message is not finished. - 5. End of transmission. Example of program for a transmission with interrupt: - 1. The <u>RegUartCmd</u> register and the <u>RegUartCtrl</u> register are initialized (for example: 8 bit word length, odd parity, 9600 baud, enable Uart transmission). - 2. Write a byte to RegUartTx. - 3. After an interrupt and if the message is not finished, jump to 2 - 4. End of transmission. Example of program for a reception with polling: - 1. The <u>RegUartCmd</u> register and the <u>RegUartCtrl</u> register are initialized (for example: 8 bit word length, odd parity, 9600 baud, enable Uart reception). - 2. Wait until the **UartRxFull** bit in the **RegUartRxSta** register equals 1. - 3. Read the ReguartRxSta and check if there is no error. - 4. Read data in RegUartRx. - 5. If data is not equal to End-Of-Line, then jump to 2. - 6. End of reception. Example of program for a reception with interrupt: - 1. The <u>RegUartCmd</u> register and the <u>RegUartCtrl</u> register are initialized (for example: 8 bit word length, odd parity, 9600 baud, enable Uart reception). - 2. When there is an interrupt, jump to 3 - 3. Read RegUartRxSta and check if there is no error. - 4. Read data in RegUartRx. - 5. If data is not equal to End-Of-Line, then jump to 2. - 6. End of reception. ## **15 USRT** | 15.1 | Features | 15-2 | |------|------------------------------|------| | 15.2 | Overview | 15-2 | | 15.3 | Register map | 15-2 | | 15.4 | Interrupts map | 15-3 | | 15.5 | Conditional edge detection 1 | 15-4 | | 15.6 | Conditional edge detection 2 | 15-4 | | 15.7 | Interrupts or polling | 15-4 | | 15.8 | Function description | 15-5 | #### 15.1 Features The USRT implements a hardware support for software implemented serial protocols: - Control of two external lines S0 and S1 (read/write). - Conditional edge detection generates interrupts. - S0 rising edge detection. - S1 value is stored on S0 rising edge. - S0 signal can be forced to 0 after a falling edge on S0 for clock stretching in the low state. - So signal can be stretched in the low state after a falling edge on So and after a S1 conditional detection. #### 15.2 Overview The USRT block supports software universal synchronous receiver and transmitter mode interfaces. External lines S0 and S1 respectively correspond to clock line and data line. S0 is mapped to PB[4] and S1 to PB[5] when the USRT block is enabled. It is independent from <u>RegPBdir</u> (Port B can be input or output). When USRT is enabled, the configurations in port B for PB[4] and PB[5] are overwritten by the USRT configuration. Internal pull-ups can be used by setting the **PBPullup[5:4]** bits. Conditional edge detections are provided. <u>RegUsrtS1</u> can be used to read the S1 data line from PB[5] in receive mode or to drive the output S1 line PB[5] by writing it when in transmit mode. It is advised to read S1 data when in receive mode from the <u>RegUsrtBufferS1</u> register, which is the S1 value sampled on a rising edge of S0. #### 15.3 Register map Block configuration registers: | pos. | RegUsrtS1 | rw | reset | function | |------|-----------|----|---------------|-------------------------------------------------| | 7-1 | - | r | 0000000 | Unused | | 0 | UsrtS1 | rw | 1 resetsystem | Write: data S1 written to pad PB[5]), | | | | | | Read: value on PB[5] (not <b>UsrtS1</b> value). | Table 15-1: RegUsrtS1 | pos. | RegUsrtS0 | rw | Reset | function | |------|-----------|----|---------------|------------------------------------------------------------------------------------------| | 7-1 | - | r | 0000000 | Unused | | 0 | UsrtS0 | rw | 1 resetsystem | Write: clock S0 written to pad PB[4],<br>Read: value on PB[4] (not <b>UsrtS0</b> value). | Table 15-2: RegUsrtS0 The values that are read in the registers **RegUsrtS1** and **RegUsrtS0** are not necessarily the same as the values that were written in the register. The read value is read back on the circuit pins, not in the registers. Since the outputs are open drain, a value different from the register value may be forced by an external circuit on the circuit pins. | pos. | RegUsrtCtrl | rw | reset | function | |------|-----------------|----|---------------|------------------------------------------------------------------------------------| | 7-4 | - | r | "0000" | Unused | | 3 | UsrtWaitS0 | r | 0 resetsystem | Clock stretching flag (0=no stretching), cleared by writing <b>RegUsrtBufferS1</b> | | 2 | UsrtEnWaitCond1 | rw | 0 resetsystem | Enable stretching on UsrtCond1 detection (0=disable) | | 1 | UsrtEnWaitS0 | rw | 0 resetsystem | Enable stretching operation (0=disable) | | 0 | UsrtEnable | rw | 0 resetsystem | Enable USRT operation (0=disable) | Table 15-3: RegUsrtCtrl | pos. | RegUsrtCond1 | rw | reset | function | |------|--------------|-----|---------------|---------------------------------------------------------------------| | 7-1 | - | r | 0000000 | Unused | | 0 | UsrtCond1 | r/c | 0 resetsystem | State of condition 1 detection (1 =detected), cleared when written. | Table 15-4: RegUsrtCond1 | pos. | RegUsrtCond2 | rw | reset | function | |------|--------------|-----|---------------|---------------------------------------------------------------------| | 7-1 | - | r | 0000000 | Unused | | 0 | UsrtCond2 | r/c | 0 resetsystem | State of condition 2 detection (1 =detected), cleared when written. | Table 15-5: RegUsrtCond2 | pos. | RegUsrtBufferS1 | rw | reset | function | |------|------------------|----|------------------------------------------------------------------|--------------------------------------------------------------------------------------------| | 7-1 | - | r | 0000000 | Unused | | | 0 UsrtBufferS1 r | r | | Value on S1 at last S0 rising edge. Clear <b>RegUsrtEdgeS0</b> bit in <b>RegUsrtEdgeS0</b> | | 0 | | X | Clear <b>UsrtWaitS0</b> bit in <b>RegUsrtCtrl</b> with any value | | Table 15-6: RegUsrtBufferS1 | pos. | RegUsrtEdgeS0 | rw | reset | function | |------|---------------|----|---------------|-----------------------------------------------------------------------| | 7-1 | - | r | 0000000 | Unused | | 0 | UsrtEdgeS0 | r | 0 resetsystem | State of rising edge detection on S0 (1=detected). Cleared by reading | | | | | | RegUsrtBufferS1 | Table 15-7: RegUsrtEdgeS0 ## 15.4 Interrupts map | interrupt<br>source | default mapping in the interrupt manager | |---------------------|------------------------------------------| | Irq_cond1 | ReglrqMid(7) | | Irq_cond2 | ReglrqMid(6) | Table 15-8: Interrupts map ## 15.5 Conditional edge detection 1 Figure 15-1: Condition 1 Condition 1 is satisfied when S0=1 at the falling edge of S1. The bit **UsrtCond1** in **RegUsrtCond1** is set when the condition 1 is detected and the USRT interface is enabled (**UsrtEnable**=1). Condition 1 is asserted for both modes (receiver and transmitter). The **UsrtCond1** bit is read only and is cleared by all reset conditions and by writing any data to its address. Condition 1 occurrence also generates an interrupt on Irq\_cond1. ## 15.6 Conditional edge detection 2 Figure 15-2: Condition 2 Condition 2 is satisfied when S0=1 at the rising edge of S1. The bit **UsrtCond2** in <u>RegUsrtCond2</u> is set when the condition 2 is detected and the USRT interface is enabled. Condition 2 is asserted for both modes (receiver and transmitter). The **UsrtCond2** bit is read only and is cleared by all reset conditions and by writing any data to its address. Condition 2 occurrence also generates an interrupt on Irq\_cond2. ## 15.7 Interrupts or polling In receive mode, there are two possibilities to detect condition 1 or 2: the detection of the condition can generate an interrupt or the registers can be polled (reading and checking the <a href="RegUsrtCond1"><u>RegUsrtCond1</u></a> and <a href="RegUsrtCond2"><u>RegUsrtCond2</u></a> registers for the status of USRT communication). ### 15.8 Function description The bit **UsrtEnable** in <u>RegUsrtCtrl</u> is used to enable the USRT interface and controls the PB[4] and PB[5] pins. This bit puts these two port B lines in the open drain configuration requested to use the USRT interface. If no external pull-ups are added on PB[4] and PB[5], the user can activate internal pull-ups by setting **PBPullup[4]** and **PBPullup[5]** in **RegPBPullup**. The bits **UsrtEnWaitS0**, **UsrtEnWaitCond1**, **UsrtWaitS0** in **RegUsrtCtrl** are used for transmitter/receiver control of USRT interface. Figure 15-3 shows the unconditional clock stretching function which is enabled by setting **UsrtEnWaitS0**. Figure 15-3: S0 Stretching (UsrtEnWaitS0=1) When **UsrtEnWaitS0** is 1, the S0 line will be maintained at 0 after its falling edge (clock stretching). **UsrtWaitS0** is then set to 1, indicating that the S0 line is forced low. One can release S0 by writing to the **RegUsrtBufferS1** register. The same can be done in combination with condition 1 detection by setting the **UsrtEnWaitCond1** bit. Figure 15-4 shows the conditional clock stretching function which is enabled by setting **UsrtEnWaitCond1**. Figure 15-4: Conditional stretching (UsrtEnWaitCond1=1) When **UsrtEnWaitCond1** is 1, the S0 signal will be stretched in its low state after its falling edge if the condition 1 has been detected before (**UsrtCond1**=1). **UsrtWaitS0** is then set to 1, indicating that the S0 line is forced low. One can release S0 by writing to the **RegUsrtBufferS1** register. Figure 15-5 shows the sampling function implemented by the <code>UsrtBufferS1</code> bit. The bit <code>UsrtBufferS1</code> in <code>RegUsrtBufferS1</code> is the value of S1 sampled on PB[4] at the last rising edge of S0. The bit <code>UsrtEdgeS0</code> in <code>RegUsrtEdgeS0</code> is set to one on the same S0 rising edge and is cleared by a read operation of the <code>RegUsrtBufferS1</code> register. The bit therefor indicates that a new value is present in the <code>RegUsrtBufferS1</code> which was not yet read. Figure 15-5: S1 sampling # 16. Acquisition Chain | 16.1 | ZoomingADC™ Features | 16-2 | |----------|---------------------------------------------|-------| | 16.2 | Overview | 16-2 | | 16.3 | Register map | 16-3 | | 16.4 | ZoomingADC™ Description | 16-4 | | 16.4.1 | Acquisition Chain | | | 16.4.2 | Peripheral Registers | | | 16.4.3 | Continuous-Time vs. On-Request | | | 16.5 | Input Multiplexers | 16-8 | | 16.6 | Programmable Gain Amplifiers | 16-9 | | 16.6.1 | PGA & ADC Enabling | | | 16.6.2 | PGA1 | | | 16.6.3 | PGA2 | | | 16.6.4 | PGA3 | | | 16.7 | ADC Characteristics | 16-12 | | 16.7.1 | Conversion Sequence | | | 16.7.2 | Sampling Frequency | | | 16.7.3 | Over-Sampling Ratio | | | 16.7.4 | Elementary Conversions | | | 16.7.5 | Resolution | | | 16.7.6 | Conversion Time & Throughput | | | 16.7.7 | Output Code Format | | | 16.7.8 | Power Saving Modes | | | 16.8 | Specifications and Measured Curves | 16-17 | | 16.8.1 | Default Settings | | | 16.8.2 | Specifications | | | 16.8.3 | Linearity | | | 16.8.3.1 | Integral non-linearity | | | 16.8.3.2 | Differential non-linearity | | | 16.8.4 | Noise | | | 16.8.5 | Gain Error and Offset Error | | | 16.8.6 | Power Consumption | | | 16.8.7 | Power Supply Rejection Ratio | | | 16.9 | Application Hints | 16-29 | | 16.9.1 | Input Impedance | | | 16.9.2 | PGA Settling or Input Channel Modifications | | | 16.9.3 | PGA Gain & Offset, Linearity and Noise | | | 16.9.4 | Frequency Response | | | 16.9.5 | Power Reduction | | | | | | ## 16.1 ZoomingADC™ Features The ZoomingADC<sup>™</sup> is a complete and versatile low-power analog front-end interface typically intended for sensing applications. The key features of the ZoomingADC<sup>™</sup> are: Programmable 6 to 16-bit dynamic range oversampled ADC - Flexible gain programming between 0.5 and 1000 - Flexible and large range offset compensation - 4-channel differential or 8-channel single-ended input multiplexer - 2-channel differential reference inputs - · Power saving modes - Direct interfacing to CoolRisc™ microcontroller #### 16.2 Overview Figure 16-1. ZoomingADC™ general functional block diagram The total acquisition chain consists of an input multiplexer, 3 programmable gain amplifier stages and an oversampled A/D converter. The reference voltage can be selected on two different channels. Two offset compensation amplifiers allow for a wide offset compensation range. The programmable gain and offset allow one to zoom in on a small portion of the reference voltage defined input range. ## 16.3 Register map There are eight registers in the acquisition chain (AC), namely <u>RegAcOutLsb</u>, <u>RegAcOutMsb</u>, <u>RegAcCfg0</u>, <u>RegAcCfg1</u>, <u>RegAcCfg2</u>, <u>RegAcCfg3</u>, <u>RegAcCfg4</u> and <u>RegAcCfg5</u>. Table 16-2 to Table 16-9 show the mapping of control bits and functionality of these registers while Table 16-1 gives an overview of these eight. The register map only gives a short description of the different configuration bits. More detailed information is found in subsequent sections. | register name | |---------------| | RegAcOutLsb | | RegAcOutMsb | | RegAcCfg0 | | RegAcCfg1 | | RegAcCfg2 | | RegAcCfg3 | | RegAcCfg4 | | RegAcCfg5 | Table 16-1: AC registers | pos. | RegAcOutLsb | rw | reset | description | |------|-------------|----|-------------------------|------------------------| | 7:0 | Out[7:0] | r | 00000000<br>resetsystem | LSB of the output code | Table 16-2: RegAcOutLsb | pos. | RegAcOutMsb | rw | reset | description | |------|-------------|----|-------------------------|------------------------| | 7:0 | Out[15:8] | r | 00000000<br>resetsystem | MSB of the output code | Table 16-3: RegAcOutMsb | pos. | RegAcCfg0 | rw | reset | description | |------|------------------|------|-----------------|--------------------------------------------------------| | 7 | Start | w r0 | 0 resetsystem | starts a conversion | | 6:5 | SET_NELCONV[1:0] | r w | 01 resetsystem | sets the number of elementary conversions | | 4:2 | SET_OSR[2:0] | r w | 010 resetsystem | sets the oversampling rate of an elementary conversion | | 1 | CONT | r w | 0 resetsystem | continuous conversion mode | | 0 | reserved | r w | 0 resetsystem | | Table 16-4: RegAcCfg0 | pos. | RegAcCfg1 | rw | reset | description | |------|-----------------|-----|---------------------|----------------------------------------------| | 7:6 | IB_AMP_ADC[1:0] | r w | 11 resetsystem | Bias current selection of the ADC converter | | 5:4 | IB_AMP_PGA[1:0] | r w | 11 resetsystem | Bias current selection of the PGA stages | | 3:0 | ENABLE[3:0] | rw | 0000<br>resetsystem | Enables the different PGA stages and the ADC | Table 16-5: RegAcCfg1 | pos. | RegAcCfg2 | rw | reset | description | |------|------------------|-----|---------------------|------------------------------| | 7:6 | FIN[1:0] | r w | 00 resetsystem | Sampling frequency selection | | 5:4 | PGA2_GAIN[1:0] | r w | 00 resetsystem | PGA2 stage gain selection | | 3:0 | PGA2_OFFSET[3:0] | rw | 0000<br>resetsystem | PGA2 stage offset selection | Table 16-6: RegAcCfg2 | pos. | RegAcCfg3 | rw | reset | description | |------|----------------|-----|---------------|---------------------------| | 7 | PGA1_GAIN | r w | 0 resetsystem | PGA1 stage gain selection | | 6:0 | PGA3_GAIN[6:0] | r w | 0000000 | PGA3 stage gain selection | | | | | resetsystem | | Table 16-7: RegAcCfg3 | pos. | RegAcCfg4 | rw | reset | description | |------|------------------|-----|-------------|-----------------------------| | 7 | reserved | r | 0 | Unused | | 6:0 | PGA3_OFFSET[6:0] | r w | 0000000 | PGA3 stage offset selection | | | | | resetsystem | | Table 16-8: RegAcCfg4 | pos. | RegAcCfg5 | rw | reset | description | |------|-----------|------|----------------------|--------------------------------------| | 7 | BUSY | r | 0 resetsystem | Activity flag | | 6 | DEF | w r0 | 0 | Selects default configuration | | 5:1 | AMUX[4:0] | rw | 00000<br>resetsystem | Input channel configuration selector | | 0 | VMUX | r w | 0 resetsystem | Reference channel selector | Table 16-9: RegAcCfg5 ## 16.4 ZoomingADC™ Description Figure 16-2 gives a more detailed description of the acquisition chain. ### 16.4.1 Acquisition Chain Figure 16-1 shows the general block diagram of the acquisition chain (AC). A control block (not shown in Figure 16-1) manages all communications with the CoolRisc™ microcontroller. Analog inputs can be selected among eight input channels, while reference input is selected between two differential channels. The core of the zooming section is made of three differential programmable amplifiers (PGA). After selection of a combination of input and reference signals $V_{IN}$ and $V_{REF}$ , the input voltage is modulated and amplified through stages 1 to 3. Fine gain programming up to 1'000V/V is possible. In addition, the last two stages provide programmable offset. Each amplifier can be bypassed if needed. The output of the PGA stages is directly fed to the analog-to-digital converter (ADC), which converts the signal $V_{IN,ADC}$ into digital. Like most ADCs intended for instrumentation or sensing applications, the ZoomingADC<sup>TM</sup> is an over-sampled converter (See Note<sup>1</sup>). The ADC is a so-called incremental converter, with bipolar operation (the ADC accepts both positive and negative input voltages). In first approximation, the ADC output result relative to full-scale (FS) delivers the quantity: $$\frac{OUT_{ADC}}{FS/2} \cong \frac{V_{IN,ADC}}{V_{REF}/2}$$ (Eq. 1) in two's complement (see Sections 16.4 and 16.7 for details). The output code $OUT_{ADC}$ is -FS/2 to +FS/2 for $V_{IN,ADC} \cong -V_{REH}/2$ respectively. As will be shown in section 16.6, $V_{IN,ADC}$ is related to input voltage $V_{IN}$ by the relationship: $$V_{IN,ADC} = GD_{TOT} \cdot V_{IN} - GDoff_{TOT} \cdot V_{REF}$$ (V) (Eq. 2) where $GD_{TOT}$ is the total PGA gain, and $GDoff_{TOT}$ is the total PGA offset. Figure 16-2. ZoomingADC™ detailed functional block diagram © Semtech 2005 www.semtech.com 16-5 <sup>&</sup>lt;sup>1</sup> Note: Over-sampled converters are operated with a sampling frequency $f_S$ much higher than the input signal's Nyquist rate (typically $f_S$ is 20-1'000 times the input signal bandwidth). The sampling frequency to throughput ratio is large (typically 10-500). These converters include digital decimation filtering. They are mainly used for high resolution, and/or low-to-medium speed applications. #### 16.4.2 Peripheral Registers Figure 16-2 shows a detailed functional diagram of the ZoomingADC™. In Table **16-10** the configuration of the peripheral registers is detailed. The system has a bank of eight 8-bit registers: six registers are used to configure the acquisition chain (RegAcCfg0 to 5), and two registers are used to store the output code of the analog-to-digital conversion (RegAcOutMsb & Lsb). The register coding of the ADC parameters and performance characteristics are detailed in Section 16.7. Table 16-10. Peripheral registers to configure the acquisition chain (AC) and to store the analog-to-digital conversion (ADC) result | Register | Bit Position | | | | | | | | |---------------------------------|-----------------|-----------------------------|--------------------------------------|--------------------|-------------------|------|----------------|-----------| | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | RegAcOutLsb | | | | OUT | [7:0] | | | | | RegAcOutMsb | | | | OUT | [15:8] | | | | | RegAcCfg0<br>Default<br>values: | STAR<br>T<br>0 | | ELC[1:0]<br>)1 | SE | T_OSR[2<br>010 | 2:0] | CONT<br>0 | TEST<br>0 | | RegAcCfg1<br>Default<br>values: | | P_ADC[<br>0]<br>1 | ( | _PGA[1:<br>)]<br>1 | | | LE[3:0]<br>001 | | | RegAcCfg2<br>Default<br>values: | | [1:0]<br>0 | PGA2_GAIN[1:0] PGA2_OFFSET[3:0] 0000 | | | )] | | | | RegAcCfg3<br>Default<br>values: | PGA1<br>_G<br>0 | PGA3_GAIN[6:0]<br>0000000 | | | | | | | | RegAcCfg4<br>Default<br>values: | 0 | PGA3_OFFSET[6:0]<br>0000000 | | | | | | | | RegAcCfg5<br>Default<br>values: | BUSY<br>0 | DEF<br>0 | | A | MUX[4:0]<br>00000 | | | VMUX<br>0 | #### With: - OUT: (r) digital output code of the analog-to-digital converter. (MSB = OUT [15]) - START: (w) setting this bit triggers a single conversion (after the current one is finished). This bit always reads back 0. - SET\_NELC: (rw) sets the number of elementary conversions to 2<sup>SET\_NELC[1:0]</sup>. To compensate for offsets, the input signal is chopped between elementary conversions (1,2,4,8). - SET\_OSR: (rw) sets the over-sampling rate (OSR) of an elementary conversion to 2<sup>(3+SET\_OSR[2:0])</sup>. OSR = 8, 16, 32, ..., 512, 1024. - CONT: (rw) setting this bit starts a conversion. A new conversion will automatically begin as long as the bit remains at 1. - TEST: bit only used for test purposes. In normal mode, this bit is forced to 0 and cannot be overwritten. - IB\_AMP\_ADC: (rw) sets the bias current in the ADC to 0.25\*(1+ IB\_AMP\_ADC[1:0]) of the normal operation current (25, 50, 75 or 100% of nominal current). To be used for low-power, low-speed operation. - IB\_AMP\_PGA: (rw) sets the bias current in the PGAs to 0.25\*(1+IB\_AMP\_PGA [1:0]) of the normal operation current (25, 50, 75 or 100% of nominal current). To be used for low-power, low-speed operation. - ENABLE: (rw) enables the ADC modulator (bit 0) and the different stages of the PGAs (PGAi by bit i=1,2,3). PGA stages that are disabled are bypassed. - FIN: (rw) These bits set the sampling frequency of the acquisition chain. Expressed as a fraction of the oscillator frequency, the sampling frequency is given as: 00 → 1/4 f<sub>RC</sub>, 01 → 1/8 f<sub>RC</sub>, 10 → 1/32 f<sub>RC</sub>, 11 → ~8kHz. - PGA1 GAIN: (rw) sets the gain of the first stage: $0 \rightarrow 1$ , $1 \rightarrow 10$ . - PGA2 GAIN: (rw) sets the gain of the second stage: $00 \rightarrow 1$ , $01 \rightarrow 2$ , $10 \rightarrow 5$ , $11 \rightarrow 10$ . - PGA3 GAIN: (rw) sets the gain of the third stage to PGA3 GAIN [6:0]:1/12. - PGA2\_OFFSET: (rw) sets the offset of the second stage between −1 and +1, with increments of 0.2. The MSB gives the sign (0 → positive. 1 → negative): amplitude is coded with the bits PGA2\_OFFSET [5:0]. - PGA3\_OFFSET: (rw) sets the offset of the third stage between -5.25 and +5.25, with increments of 1/12. The MSB gives the sign (0 → positive, 1 → negative); amplitude is coded with the bits PGA3\_OFFSET [5:0]. - BUSY: (r) set to 1 if a conversion is running. Note that the flag is set at the effective start of the conversion. Since the ADC is generally synchronized on a lower frequency clock than the CPU, there might be a small delay (max. 1 cycle of the ADC sampling frequency) between the writing of the START or CONT bits and the appearance of BUSY flag. - DEF: (w) sets all values to their defaults (PGA disabled, max speed, nominal modulator bias current, 2 elementary conversions, over-sampling rate of 32) and starts a new conversion without waiting the end of the preceding one. - AMUX (4:0): (rw) AMUX [4] sets the mode (0 → 4 differential inputs, 1 → 7 inputs with A(0) = common reference) AMUX (3) sets the sign (0 → straight, 1→ cross) AMUX [2:0] sets the channel. - VMUX: (rw) sets the differential reference channel (0 → R(1) and R(0), 1 → R(3) and R(2)). (r = read; w = write; rw = read & write) #### 16.4.3 Continuous-Time vs. On-Request The ADC can be operated in two distinct modes: "continuous-time" and "on-request" modes (selected using the bit CONT). In "continuous-time" mode, the input signal is repeatedly converted into digital. After a conversion is finished, a new one is automatically initiated. The new value is then written in the result register, and the corresponding internal trigger pulse is generated. This operation is sketched in Figure 16-3. The conversion time in this case is defined as $T_{CONV}$ . Figure 16-3. ADC "continuous-time" operation Figure 16-4. ADC "on-request" operation In the "on-request" mode, the internal behaviour of the converter is the same as in the "continuous-time" mode, but the conversion is initiated on user request (with the START bit). As shown in Figure 16-4, the conversion time is also $T_{CONV}$ . Note that the flag is set at the effective start of the conversion. Since the ADC is generally synchronized on a lower frequency clock than the CPU, there might be a small delay (max. 1 cycle of the ADC sampling frequency) between the writing of the START or CONT bits and the appearance of BUSY flag. ### 16.5 Input Multiplexers The ZoomingADC<sup>TM</sup> has eight analog inputs $AC_A(0)$ to $AC_A(7)$ and four reference inputs $AC_R(0)$ to $AC_R(3)$ . Let us first define the differential input voltage $V_{IN}$ and reference voltage $V_{REF}$ respectively as: $$V_{IN} = V_{INP} - V_{INN} \tag{V}$$ and: $$V_{REF} = V_{REFD} - V_{REFN} \tag{V}$$ As shown in Table 16-11 the inputs can be configured in two ways: either as 4 differential channels $(V_{IN1} = AC_A(1) - AC_A(0), ..., V_{IN4} = AC_A(7) - AC_A(6))$ , or $AC_A(0)$ can be used as a common reference, providing 7 signal paths all referred to $AC_A(0)$ . The control word for the analog input selection is AMUX[4:0]. Notice that the bit AMUX[3] controls the sign of the input voltage. | AMUX[4:0]<br>(RegAcCfg5[5:1]) | V <sub>INP</sub> | V <sub>INN</sub> | |----------------------------------------------------------------------|--------------------------------------------------------------------------------------|------------------------------------------| | 00x00<br>00x01<br>00x10<br>00x11 | AC_A(1)<br>AC_A(3)<br>AC_A(5)<br>AC_A(7) | AC_A(0)<br>AC_A(2)<br>AC_A(4)<br>AC_A(6) | | 10000<br>10001<br>10010<br>10011<br>10100<br>10101<br>10110<br>10111 | AC_A(0)<br>AC_A(1)<br>AC_A(2)<br>AC_A(3)<br>AC_A(4)<br>AC_A(5)<br>AC_A(6)<br>AC_A(7) | AC_A(0) | | AMUX[4:0]<br>(RegAcCfg5[5:1]) | V <sub>INP</sub> | V <sub>INN</sub> | |----------------------------------------------------------------------|------------------------------------------|--------------------------------------------------------------------------------------| | 01x00<br>01x01<br>01x10<br>01x11 | AC_A(0)<br>AC_A(2)<br>AC_A(4)<br>AC_A(6) | AC_A(1)<br>AC_A(3)<br>AC_A(5)<br>AC_A(7) | | 11000<br>11001<br>11010<br>11011<br>11100<br>11101<br>11110<br>11111 | AC_A(0) | AC_A(0)<br>AC_A(1)<br>AC_A(2)<br>AC_A(3)<br>AC_A(4)<br>AC_A(5)<br>AC_A(6)<br>AC_A(7) | Table 16-11. Analog input selection Similarly, the reference voltage is chosen among two differential channels ( $V_{REF1} = AC_R(1) - AC_R(0)$ or $V_{REF2} = AC_R(3) - AC_R(2)$ ) as shown in Table 16-12. The selection bit is **VMUX**. The reference inputs $V_{REFP}$ and $V_{REFN}$ (common-mode) can be up to the power supply range. | VMUX<br>(RegAcCfg5[0]) | V <sub>REFP</sub> | V <sub>REFN</sub> | |------------------------|-------------------|-------------------| | 0 | AC_R(1) | AC_R(0) | | 1 | AC_R(3) | AC_R(2) | Table 16-12. Analog Reference input selection ## 16.6 Programmable Gain Amplifiers As seen in Figure 16-1, the zooming function is implemented with three programmable gain amplifiers (PGA). These are: - PGA1: coarse gain tuning - PGA2: medium gain and offset tuning - PGA3: fine gain and offset tuning All gain and offset settings are realized with ratios of capacitors. The user has control over each PGA activation and gain, as well as the offset of stages 2 and 3. These functions are examined hereafter. | ENABLE[3:0] | Block | |-------------|---------------| | xxx0 | ADC disabled | | xxx1 | ADC enabled | | xx0x | PGA1 disabled | | xx1x | PGA1 enabled | | x0xx | PGA2 disabled | | x1xx | PGA2 enabled | | 0xxx | PGA3 disabled | | 1xxx | PGA3 enabled | Table 16-13 ADC & PGA enabling | PGA1_GAIN | PGA1 Gain<br>GD₁ (V/V) | |-----------|------------------------| | 0 | 1 | | 1 | 10 | Table 16-14 PGA1 Gain Settings | PGA2_GAIN[1:0] | PGA2 Gain<br>GD <sub>2</sub> (V/V) | |----------------|------------------------------------| | 00 | 1 | | 01 | 2 | | 10 | 5 | | 11 | 10 | Table 16-15 PGA2 gain settings | PGA2_OFFSET[3:0] | PGA2 Offset<br>GDoff₂ (V/V) | |------------------|-----------------------------| | 0000 | 0 | | 0001 | +0.2 | | 0010 | +0.4 | | 0011 | +0.6 | | 0100 | +0.8 | | 0101 | +1 | | 1001 | -0.2 | | 1010 | -0.4 | | 1011 | -0.6 | | 1100 | -0.8 | | 1101 | -1 | Table 16-16 PGA2 offset settings | PGA3_GAIN[6:0] | PGA3 Gain<br><i>GD</i> ₃ (V/V) | |----------------|--------------------------------| | 0000000 | 0 | | 000001 | 1/12(=0.083) | | | | | 0000110 | 6/12 | | | | | 0001100 | 12/12 | | 0010000 | 16/12 | | | | | 0100000 | 32/12 | | | | | 1000000 | 64/12 | | | | | 1111111 | 127/12(=10.58) | Table 16-17 PGA3 gain settings | PGA3_OFFSET[6:0] | PGA3 Offset<br>GDoff₃ (V/V) | |------------------|-----------------------------| | 0000000 | 0 | | 000001 | +1/12(=+0.083) | | 0000010 | +2/12 | | | | | 0010000 | +16/12 | | | ••• | | 0100000 | +32/12 | | | | | 0111111 | +63/12(=+5.25) | | 1000000 | 0 | | 1000001 | -1/12(=-0.083) | | 1000010 | -2/12 | | | | | 1010000 | -16/12 | | | | | 1100000 | -32/12 | | | | | 1111111 | -63/12(=-5.25) | Table 16-18 PGA3 offset settings ### 16.6.1 PGA & ADC Enabling Depending on the application objectives, the user may enable or bypass each PGA stage. This is done according to the word **ENABLE** and the coding given in Table 16-13. To reduce power dissipation, the ADC can also be inactivated while idle. #### 16.6.2 PGA1 The first stage can have a buffer function (unity gain) or provide a gain of 10 (see Table 16-14). The voltage $V_{D1}$ at the output of PGA1 is: $$V_{D1} = GD_1 \cdot V_{IN} \tag{V}$$ where $GD_1$ is the gain of PGA1 (in V/V) controlled with the bit PGA1 GAIN. #### 16.6.3 PGA2 The second PGA has a finer gain and offset tuning capability, as shown in Table 16-15 and Table 16-16. The voltage $V_{D2}$ at the output of PGA2 is given by: $$V_{D2} = GD_2 \cdot V_{D1} - GDoff_2 \cdot V_{RFF} \qquad (V)$$ (Eq. 6) where $GD_2$ and $GDoff_2$ are respectively the gain and offset of PGA2 (in V/V). These are controlled with the words PGA2 GAIN[1:0] and PGA2 OFFSET[3:0]. As shown in equation 6, the offset correction is directly proportional to the reference voltage. All drifts and perturbations on the reference voltage will affect the precision of the offset compensation. #### 16.6.4 PGA3 The finest gain and offset tuning is performed with the third and last PGA stage, according to the coding of Table 16-17 and Table 16-18. The output of PGA3 is also the input of the ADC. Thus, similarly to PGA2, we find that the voltage entering the ADC is given by: $$V_{IN.ADC} = GD_3 \cdot V_{D2} - GDoff_3 \cdot V_{REF} \tag{V}$$ where $GD_3$ and $GDoff_3$ are respectively the gain and offset of PGA3 (in V/V). The control words are PGA3\_GAIN[6:0] and PGA3\_OFFSET[6:0]. To remain within the signal compliance of the PGA stages, the condition: $$V_{D1}, V_{D2} < V_{DD}$$ (V) (Eq. 8) must be verified. As shown in equation 7, the offset correction is directly proportional to the reference voltage. All drifts and perturbations on the reference voltage will affect the precision of the offset compensation. Finally, combining equations Eq. 5 to Eq. 7 for the three PGA stages, the input voltage $V_{IN,ADC}$ of the ADC is related to $V_{IN}$ by: $$V_{IN,ADC} = GD_{TOT} \cdot V_{IN} - GDoff_{TOT} \cdot V_{REF}$$ (V) (Eq. 9) where the total PGA gain is defined as: $$GD_{TOT} = GD_3 \cdot GD_2 \cdot GD_1 \qquad (V/V)$$ (Eq. 10) and the total PGA offset is: $$GDoff_{TOT} = GDoff_3 + GD_3 \cdot GDoff_2$$ (V/V) (Eq. 11) #### 16.7 ADC Characteristics The main performance characteristics of the ADC (resolution, conversion time, etc.) are determined by three programmable parameters. The setting of these parameters and the resulting performances are described later. - sampling frequency f<sub>S</sub>, - over-sampling ratio OSR, and - number of elementary conversions N<sub>ELCONV</sub>. #### 16.7.1 Conversion Sequence A conversion is started each time the bit **START** or the bit **DEF** is set. As depicted in Figure 16-5, a complete analog-to-digital conversion sequence is made of a set of $N_{ELCONV}$ elementary incremental conversions and a final quantization step. Each elementary conversion is made of (OSR+1) sampling periods $T_S=1/f_S$ , i.e.: $$T_{ELCONV} = (OSR + 1)/f_S \qquad (S)$$ (Eq. 12) The result is the mean of the elementary conversion results. An important feature is that the elementary conversions are alternatively performed with the offset of the internal amplifiers contributing in one direction and the other to the output code. Thus, converter internal offset is eliminated if at least two elementary sequences are performed (i.e. if $N_{FICONV} \ge 2$ ). A few additional clock cycles are also required to initiate and end the conversion properly. Figure 16-5 Analog-to-digital conversion sequence #### 16.7.2 Sampling Frequency The word FIN[1:0] is used to select the sampling frequency $f_S$ (Table 16-19). Three sub-multiples of the internal RC-based frequency $f_{RCEXT}$ can be chosen. For FIN = "11", sampling frequency is about 8kHz. Additional information on oscillators and their control can be found in the clock block documentation. | | Sampling Frequency f <sub>S</sub> (Hz) | | | |----------|----------------------------------------|-------------------------|--| | FIN[1:0] | XE8801A, SX8801<br>and XE8805A | XE8802 | | | 00 | 1/4·f <sub>RC</sub> | 1/8·f <sub>RCEXT</sub> | | | 01 | 1/8·f <sub>RC</sub> | 1/16·f <sub>RCEXT</sub> | | | 10 | 1/32·f <sub>RC</sub> | 1/64·f <sub>RCEXT</sub> | | | 11 | ~8kHz | ~4kHz | | Table 16-19 Sampling frequency settings ( $f_{RC}$ or $f_{RCEXT}$ is the RC oscillator frequency) ## 16.7.3 Over-Sampling Ratio The over-sampling ratio (OSR) defines the number of integration cycles per elementary conversion. Its value is set with the word SET\_OSR[2:0] in power of 2 steps (see Table 16-20) given by: $$OSR = 2^{3 + SET\_OSR[2:0]}$$ (-) | SET_OSR[2:0]<br>(RegAcCfg0[4:2]) | Over-Sampling Ratio OSR (-) | |----------------------------------|-----------------------------| | 000 | 8 | | 001 | 16 | | 010 | 32 | | 011 | 64 | | 100 | 128 | | 101 | 256 | | 110 | 512 | | 111 | 1024 | Table 16-20 Over-sampling ratio settings #### 16.7.4 Elementary Conversions As mentioned previously, the whole conversion sequence is made of a set of $N_{ELCONV}$ elementary incremental conversions. This number is set with the word SET\_NELC[1:0] in power of 2 steps (see Table 16-21) given by: $$N_{ELCONV} = 2^{\text{SET\_NELC[1:0]}}$$ (Eq. 14) | SET_NELC[1:0]<br>(RegAcCfg0[6:5]) | # of Elementary<br>Conversions<br>N <sub>ELCONV</sub> (-) | |-----------------------------------|-----------------------------------------------------------| | 00 | 1 | | 01 | 2 | | 10 | 4 | | 11 | 8 | Table 16-21 Number of elementary conversion settings As already mentioned, $N_{ELCONV}$ must be equal or greater than 2 to reduce internal amplifier offsets. #### 16.7.5 Resolution The theoretical resolution of the ADC, without considering thermal noise, is given by: $$n = 2 \cdot \log_2(OSR) + \log_2(N_{ELCONV})$$ (Bits) (Eq. 15) Figure 16-6 Resolution vs. SET\_OSR[2:0] and SET\_NELC[2:0] | SET_OS | SET_NELC | | | | |------------|----------|----|----|----| | R<br>[2:0] | 00 | 01 | 10 | 11 | | 000 | 6 | 7 | 8 | 9 | | 001 | 8 | 9 | 10 | 11 | | 010 | 10 | 11 | 12 | 13 | | 011 | 12 | 13 | 14 | 15 | | 100 | 14 | 15 | 16 | 16 | | 101 | 16 | 16 | 16 | 16 | | 110 | 16 | 16 | 16 | 16 | | 111 | 16 | 16 | 16 | 16 | (shaded area: resolution truncated to 16 bits due to output register size RegAcOut [15:0]) Table 16-22 Resolution vs. SET OSR[2:0] and SET NELC[1:0] settings Using look-up Table 16-22 or the graph plotted in Figure 16-6, resolution can be set between 6 and 16 bits. Notice that, because of 16-bit register use for the ADC output, **practical resolution is limited to 16 bits**, i.e. $n \le 16$ . Even if the resolution is truncated to 16 bit by the output register size, it may make sense to set OSR and N<sub>ELCONV</sub> to higher values in order to reduce the influence of the thermal noise in the PGA (see section 16.8.4). #### 16.7.6 Conversion Time & Throughput As explained using Figure 16-5, conversion time is given by: $$T_{CONV} = (N_{FLCONV} \cdot (OSR + 1) + 1) / f_s$$ (S) (Eq. 16) and throughput is then simply $1/T_{CONV}$ . For example, consider an over-sampling ratio of 256, 2 elementary conversions, and a sampling frequency of 500kHz (SET\_OSR = "101", SET\_NELC = "01", $f_{RC}$ = 2MHz, and FIN = "00"). In this case, using Table 16-23, the conversion time is 515 sampling periods, or 1.03ms. This corresponds to a throughput of 971Hz in continuous-time mode. The plot of Figure 16-7 illustrates the classic trade-off between resolution and conversion time. | SET_OSR | SET_NELC[1:0] | | | | |---------|---------------|------|------|------| | [2:0] | 00 | 01 | 10 | 11 | | 000 | 10 | 19 | 37 | 73 | | 001 | 18 | 35 | 69 | 137 | | 010 | 34 | 67 | 133 | 265 | | 011 | 66 | 131 | 261 | 521 | | 100 | 130 | 259 | 517 | 1033 | | 101 | 258 | 515 | 1029 | 2057 | | 110 | 514 | 1027 | 2053 | 4105 | | 111 | 1026 | 2051 | 4101 | 8201 | Table 16-23 Normalized conversion time ( $T_{CONV} \cdot f_S$ ) vs. SET\_OSR [2:0] and SET\_NELC [1:0] (normalized to sampling period $1/f_S$ ) Figure 16-7 Resolution vs. normalized conversion time for different SET NELC[1:0] #### 16.7.7 Output Code Format The ADC output code is a 16-bit word in two's complement format (see Table 16-24). For input voltages outside the range, the output code is saturated to the closest full-scale value (i.e. 0x7FFF or 0x8000). For resolutions smaller than 16 bits, the non-significant bits are forced to the values shown in Table 16-25. The output code, expressed in LSBs, corresponds to: $$OUT_{ADC} = 2^{16} \cdot \frac{V_{IN,ADC}}{V_{REF}} \cdot \frac{OSR + 1}{OSR} \quad \text{(LSB)}$$ Recalling equation Eq. 9, this can be rewritten as: $$OUT_{ADC} = 2^{16} \cdot \frac{V_{IN}}{V_{REF}} \cdot \left( GD_{TOT} - GDoff_{TOT} \cdot \frac{V_{REF}}{V_{IN}} \right) \cdot \frac{OSR + 1}{OSR}$$ (LSB) (Eq. 18) where, from Eq. 10 and Eq. 11, the total PGA gain and offset are respectively: $$GD_{TOT} = GD_3 \cdot GD_2 \cdot GD_1$$ (V/V) and: $$GDoff_{TOT} = GDoff_3 + GD_3 \cdot GDoff_2$$ (V/V) | ADC Input<br>Voltage<br>V <sub>IN,ADC</sub> | % of<br>Full<br>Scale<br>(FS) | Output in<br>LSBs | Output<br>Code<br>in Hex | |---------------------------------------------|-------------------------------|---------------------------------|--------------------------| | +2.49505V | +0.5·FS | +2 <sup>15</sup> -1<br>=+32'767 | 7FFF | | +2.49497V | | +2 <sup>15</sup> -2<br>=+32'766 | 7FFE | | | | ••• | | | +76.145μV | | +1 | 0001 | | 0V | 0 | 0 | 0000 | | -76.145μV | | -1 | FFFF | | ••• | | ••• | | | -2.49505V | | -2 <sup>15</sup> -1<br>=-32'767 | 8001 | | -2.49513V | -0.5·FS | -2 <sup>15</sup><br>=-32'768 | 8000 | Table 16-24. Basic ADC Relationships (example for: $V_{REF}$ = 5V, OSR = 512, n = 16 bits) | SET_OS<br>R<br>[2:0] | SET_NELC = 00 | SET_NELC = 01 | SET_NELC = 10 | SET_NELC = 11 | |----------------------|---------------|---------------|---------------|---------------| | 000 | 1000000000 | 100000000 | 10000000 | 1000000 | | 001 | 10000000 | 1000000 | 100000 | 10000 | | 010 | 100000 | 10000 | 1000 | 100 | | 011 | 1000 | 100 | 10 | 1 | | 100 | 10 | 1 | - | - | | 101 | - | | - | - | | 110 | - | | - | - | | 111 | - | - | - | - | Table 16-25. Last forced LSBs in conversion output registers for resolution settings smaller than 16 bits (n < 16) (RegAcOutMsb [7:0] & RegAcOutLsb [7:0]) The equivalent LSB size at the input of the PGA chain is: $$LSB = \frac{1}{2^{n}} \cdot \frac{V_{REF}}{GD_{TOT}} \cdot \frac{OSR}{OSR + 1}$$ (V) (Eq. 19) Notice that the input voltage $V_{IN,ADC}$ of the ADC must satisfy the condition: $$\left|V_{IN,ADC}\right| \le \frac{1}{2} \cdot \left(V_{REFP} - V_{REFN}\right) \cdot \frac{OSR}{OSR + 1}$$ (V) to remain within the ADC input range. #### 16.7.8 Power Saving Modes During low-speed operation, the bias current in the PGAs and ADC can be programmed to save power using the control words IB\_AMP\_PGA[1:0] and IB\_AMP\_ADC[1:0] (see Table 16-26). If the system is idle, the PGAs and ADC can even be disabled, thus, reducing power consumption to its minimum. This can considerably improve battery lifetime. | IB_AMP_ADC<br>[1:0] | IB_AMP_PGA<br>[1:0] | ADC<br>Bias<br>Current | PGA<br>Bias<br>Current | Max. f <sub>S</sub><br>[kHz] | |----------------------|----------------------|----------------------------------------------------------------------|----------------------------------------------------------------|------------------------------| | 00<br>01<br>10<br>11 | х | 1/4·I <sub>ADC</sub><br>1/2·I <sub>ADC</sub><br>3/4·I <sub>ADC</sub> | х | 62.5<br>125<br>250<br>500 | | х | 00<br>01<br>10<br>11 | х | 1/4·I <sub>PGA</sub> 1/2·I <sub>PGA</sub> 3/4·I <sub>PGA</sub> | 62.5<br>125<br>250<br>500 | Table 16-26. ADC & PGA power saving modes and maximum sampling frequency ## 16.8 Specifications and Measured Curves This section presents measurement results for the acquisition chain. A summary table with circuit specifications and measured curves are given. #### 16.8.1 Default Settings Unless otherwise specified, the measurement conditions are the following: - Temperature $T_A = +25$ °C - $V_{DD} = +5V$ , GND = 0V, $V_{REF} = +5V$ , $V_{IN} = 0V$ - RC frequency $f_{RC} = 2MHz$ , sampling frequency $f_S = 500kHz$ - Offsets GDOff<sub>2</sub> = GDOff<sub>3</sub> = 0 - Power operation: normal (IB AMP ADC[1:0] = IB AMP PGA[1:0] = '11') - Resolution: for n = 12 bits: OSR = 32 and $N_{ELCONV} = 4$ for n = 16 bits: OSR = 512 and $N_{ELCONV} = 2$ ## 16.8.2 Specifications Unless otherwise specified: Temperature $T_A = +25^{\circ}\text{C}$ , $V_{DD} = +5\text{V}$ , GND = 0V, $V_{REF} = +5\text{V}$ , $V_{IN} = 0\text{V}$ , RC frequency $f_{RC} = 2\text{MHz}$ , sampling frequency $f_S = 500\text{kHz}$ , Overall PGA gain $GD_{TOT} = 1$ , offsets $GDOff_2 = GDOff_3 = 0$ . Power operation: normal ( $1\text{B}\_\text{AMP}\_\text{ADC}[1:0] = 1\text{B}\_\text{AMP}\_\text{PGA}[1:0] = 11$ ). For resolution n = 12 bits: OSR = 32 and $N_{ELCONV} = 4$ . For resolution n = 16 bits: OSR = 512 and $N_{ELCONV} = 2$ . | PARAMETER | | UNITS | COMMENTS/CONDITIONS | | | |-------------------------------------------------|---------|-------|---------------------|-----------------------|----------------------------------------------------------------------------------------------| | FANAIVIETEN | MIN | TYP | MAX | CINID | COMINEM 13/CONDITIONS | | ANALOG INPUT | | | | | | | CHARACTERISTICS | | | | | | | Differential Input Voltage Ranges | -2.42 | | +2.42 | V | Gain = 1, OSR = 32 (Note 1) | | $V_{IN} = (V_{INP} - V_{INN})$ | -24.2 | | +24.2 | mV | Gain = 100, OSR = 32 | | 114 ( 1141 11414) | -2.42 | | +2.42 | mV | Gain = 1000, <i>OSR</i> = 32 | | | | | | | | | Reference Voltage Range | | | | | | | $V_{REF} = (V_{REFP} - V_{REFN})$ | | | $V_{DD}$ | V | | | PROGRAMMABLE GAIN | | | V DD | V | | | AMPLIFIERS (PGA) | | | | | | | Total PGA Gain, GD <sub>TOT</sub> | 0.5 | | 1000 | V/V | | | PGA1 Gain, GD <sub>10</sub> | 1 | | 1000 | V/V<br>V/V | See Table 16-14 | | | | | | | | | PGA2 Gain, GD <sub>2</sub> | 1 | | 10 | V/V | See Table 16-15 | | PGA3 Gain, GD <sub>3</sub> | 0 | | 127/12 | V/V | Step=1/12 V/V, See Table 16-17 | | Gain Setting Precision (each stage) | -3 | ±0.5 | +3 | % | | | Gain Temperature Dependence | | ±5 | | ppm/°C | | | Offset | | | | | | | PGA2 Offset, GDoff <sub>2</sub> | -1 | | +1 | V/V | Step=0.2 V/V, See Table 16-16 | | PGA3 Offset, GDoff <sub>3</sub> | -127/12 | | +127/12 | V/V | Step=1/12 V/V, See Table 16-18 | | Offset Setting Precision (PGA2 or 3) | -3 | ±0.5 | +3 | % | (Note 2) | | Offset Temperature Dependence | | ±5 | | ppm/°C | | | Input Impedance | | _0 | | | | | PGA1 | 1500 | | | kΩ | PGA1 Gain = 1 (Note 3) | | | 150 | | | kΩ | PGA1 Gain = 10 (Note 3) | | PGA2, PGA3 | 150 | | | kΩ | Maximal gain (Note 3) | | Output RMS Noise | | | | | | | PGA1 | | 205 | | μV | (Note 4) | | PGA2 | | 340 | | μV | (Note 5) | | PGA3 | | 365 | | μV | (Note 6) | | ADC STATIC PERFORMANCE | | 303 | | μν | | | Resolution, n | 6 | | 16 | Bits | (Note 7) | | No Missing Codes | | | 10 | Dito | (Note 8) | | Gain Error | | ±0.15 | | % of FS | (Note 9) | | Offset Error | | | | LSB | | | Oliset Error | | ±1 | | LSB | n = 16 bits (Note 10) | | Integral Non-Linearity, INL | | | | | | | Resolution n = 16 Bits | | 14.0 | | LSB | (Note 11) | | Differential Non-Linearity, DNL | | ±1.0 | | LOD | (NOTE 11) | | Resolution n = 16 Bits | | | | LSB | (Note 12) | | Power Supply Rejection Ratio, PSRR | | ±0.5 | | dB | $V_{DD} = 5V \pm 0.3V$ (Note 13) | | rower Supply Rejection Ratio, FSRR | | 78 | | dB | | | | | 72 | | uБ | $V_{DD} = 3V \pm 0.3V \text{ (Note 13)}$ | | DYNAMIC PERFORMANCE | | | | | | | Sampling Frequency, fs | 3 | | | kHz | | | Conversion Time, T <sub>CONV</sub> | | 133 | | cycles/f <sub>s</sub> | n = 12 bits (Note 14) | | CONV | | 1027 | | cycles/f <sub>S</sub> | n = 16 bits (Note 14) | | Throughput Rate (Continuous Mode), | | 3.76 | | kSps | n = 10 bits (Note 14)<br>$n = 12 \text{ bits, } f_S = 500 \text{kHz}$ | | · · · · · · · · · · · · · · · · · · · | | 0.49 | | kSps<br>kSps | $n = 12 \text{ bits, } f_S = 500 \text{kHz}$<br>$n = 16 \text{ bits, } f_S = 500 \text{kHz}$ | | 1/T <sub>CONV</sub> | _ | 0.49 | _ | | 11 = 10 DILS, IS = 300KMZ | | Nbr of Initialization Cycles, N <sub>INIT</sub> | 0 | | 2 | cycles | | | Nbr of End Conversion Cycles, N <sub>END</sub> | 0 | 005 | 5 | cycles | (1) | | PGA Stabilization Delay | | OSR | | cycles | (Note 15) | | DIGITAL OUTPUT | | | | | B: T 10 : | | ADC Output Data Coding | | | | | Binary Two's Complement | | | | | | | See Table 16-24 and Table | | | | | | | 16-25 | #### Specifications (Cont'd) | PARAMETER | VALUE | | | UNITS | COMMENTS/CONDITIONS | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|----------------------------------------------------------------------------|-------------|---------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | MIN | TYP | MAX | UNITS | COMMENTS/CONDITIONS | | POWER SUPPLY Voltage Supply Range, V <sub>DD</sub> Analog Quiescent Current Consumption, Total (I <sub>Q</sub> ) ADC Only PGA1 PGA2 PGA3 Analog Power Dissipation Normal Power Mode 3/4 Power Reduction Mode 1/2 Power Reduction Mode 1/4 Power Reduction Mode | +2.4 | +5 720/620 250/190 165/150 130/120 175/160 3.6/1.9 2.7/1.4 1.8/0.9 0.9/0.5 | +5.5 | V<br>μΑ<br>μΑ<br>μΑ<br>μΑ<br>μΑ<br>mW<br>mW<br>mW | Only Acquisition Chain $V_{DD} = 5V/3V$ $V_{DD} = 5V/3V$ $V_{DD} = 5V/3V$ $V_{DD} = 5V/3V$ $V_{DD} = 5V/3V$ $V_{DD} = 5V/3V$ All PGAs & ADC Active $V_{DD} = 5V/3V$ (Note 16) $V_{DD} = 5V/3V$ (Note 17) $V_{DD} = 5V/3V$ (Note 18) $V_{DD} = 5V/3V$ (Note 19) | | TEMPERATURE Specified Range Operating Range | -40<br>-40 | | +85<br>+125 | °C<br>°C | | #### Notes: - (1) Gain defined as overall PGA gain $GD_{TOT} = GD_{T}GD_{2}GD_{3}$ . Maximum input voltage is given by: $V_{IN,MAX} = \pm (V_{REF}/2) \cdot (OSR/OSR+1)$ . - (2) Offset due to tolerance on GDoff<sub>2</sub> or GDoff<sub>3</sub> setting. For small intrinsic offset, use only ADC and PGA1. - (3) Measured with block connected to inputs through AMUX block. Normalized input sampling frequency for input impedance is $f_S$ = 512kHz. This figure must be multiplied by 2 for $f_S$ = 256kHz, 4 for $f_S$ = 128kHz. Input impedance is proportional to $1/f_S$ . - (4) Figure independent from PGA1 gain and sampling frequency f<sub>s</sub>. See model of Figure 16-18(a) See equation Eq. 21 to calculate equivalent input noise. - (5) Figure independent on PGA2 gain and sampling frequency f<sub>s</sub>. See model of Figure 16-18(a). See equation Eq. 21 to calculate equivalent input noise. - (6) Figure independent on PGA3 gain and sampling frequency f<sub>s</sub>. See model of Figure 16-18(a) and equation Eq. 21 to calculate equivalent input noise. - (7) Resolution is given by n = 2 log2(OSR) + log2(N<sub>ELCONV</sub>). OSR can be set between 8 and 1024, in powers of 2. N<sub>ELCONV</sub> can be set to 1, 2, 4 or 8. - (8) If a ramp signal is applied to the input, all digital codes appear in the resulting ADC output data. - (9) Gain error is defined as the amount of deviation between the ideal (theoretical) transfer function and the measured transfer function (with the offset error removed). (See Figure 16-19) - (10) Offset error is defined as the output code error for a zero volt input (ideally, output code = 0). For $\pm$ 1 LSB offset, $N_{ELCONV}$ must be $\ge$ 2. - (11) INL defined as the deviation of the DC transfer curve of each individual code from the best-fit straight line. This specification holds over the full scale. - (12) DNL is defined as the difference (in LSB) between the ideal (1 LSB) and measured code transitions for successive codes. - (13) Figures for Gains = 1 to 100. PSRR is defined as the amount of change in the ADC output value as the power supply voltage changes. - (14) Conversion time is given by: $T_{CONV} = (N_{ELCONV} \cdot (OSR + 1) + 1) / f_S$ . OSR can be set between 8 and 1024, in powers of 2. $N_{ELCONV}$ can be set to 1, 2, 4 or 8. - (15) PGAs are reset after each writing operation to registers RegAcCfg1-5. The ADC must be started after a PGA or inputs common-mode stabilisation delay. This is done by writing bit Start several cycles after PGA settings modification or channel switching. Delay between PGA start or input channel switching and ADC start should be equivalent to OSR (between 8 and 1024) number of cycles. This delay does not apply to conversions made without the PGAs. - (16) Nominal (maximum) bias currents in PGAs and ADC, i.e. IB\_AMP\_PGA[1:0] = '11' and IB\_AMP\_ADC[1:0] = '11'. - (17) Bias currents in PGAs and ADC set to 3/4 of nominal values, i.e. IB\_AMP\_PGA[1:0] = '10', IB\_AMP\_ADC[1:0] = '10'. - (18) Bias currents in PGAs and ADC set to 1/2 of nominal values, i.e. IB\_AMP\_PGA[1:0] = '01', IB\_AMP\_ADC[1:0] = '01'. - (19) Bias currents in PGAs and ADC set to 1/4 of nominal values, i.e. IB\_AMP\_PGA[1:0] = '00', IB\_AMP\_ADC[1:0] = '00'. #### 16.8.3 Linearity #### 16.8.3.1 Integral non-linearity The integral non-linearity depends on the selected gain configuration. First of all, the non-linearity of the ADC (all PGA stages bypassed) is shown in Figure 16-8. Figure 16-8 Integral non-linearity of the ADC (PGA disabled, reference voltage of 4.8V) The different PGA stages have been designed to find the best compromise between the noise performance, the integral non-linearity and the power consumption. To obtain this, the first stage has the best noise performance and the third stage the best linearity performance. For large input signals (small PGA gains, i.e. up to about 50), the noise added by the PGA is very small with respect to the input signal and the second and third stage of the PGA should be used to get the best linearity. For small input signals (large gains, i.e. above 50), the noise level in the PGA is important and the first stage of the PGA should be used. The following figures give the non-linearity for different gain settings of the PGA, selecting the appropriate stage to get the best noise and linearity performance. Figure 16-9 shows the non-linearity when the third stage is used with a gain of 1. It is of course not very useful to use the PGA with a gain of 1 unless it is used to compensate offset. By increasing the gain, the integral non-linearity becomes even smaller since the signal in the amplifiers reduces. Figure 16-10 shows the non-linearity for a gain of 2. Figure 16-11 shows the non-linearity for a gain of 5. Figure 16-12 shows the non-linearity for a gain of 10. By comparing these figures to Figure 16-8, it can be seen that the third stage of the PGA does not add significant integral non-linearity. Figure 16-13 shows the non-linearity for a gain of 20 and Figure 16-14 shows the non-linearity for a gain of 50. In both cases the PGA2 is used at a gain of 10 and the remaining gain is realized by the third stage. It can be seen again that the second stage of the PGA does not add significant non-linearity. For gains above 50, the first stage PGA1 should be selected in stead of PGA2. Although the non-linearity in the first stage of the PGA is larger than in stage 2 and 3, the gain in stage 3 is now sufficiently high so that the non-linearity of the first stage does become negligible as is shown in Figure 16-15 for a gain of 100. Therefor, the first stage is preferred over the second stage since it has less noise. Increasing the gain further up to 1000 will further increase the linearity since the signal becomes very small in the first two stages. The signal is full scale at the output of stage 3 and as shown in Figure 16-9 to Figure 16-12, this stage has very good linearity. Figure 16-9 Integral non-linearity of the ADC and with gain of 1 (PGA1 and PGA2 disabled, PGA3=1, reference voltage of 5V) Figure 16-10 Integral non-linearity of the ADC and gain of 2 (PGA1 and PGA2 disabled, PGA3=2 reference voltage of 5V) Figure 16-11 Integral non-linearity of the ADC and gain of 5 (PGA1 and PGA2 disabled, PGA3=5, reference voltage of 5V) Figure 16-12 Integral non-linearity of the ADC and gain of 10 (PGA1 and PGA2 disabled, PGA3=10, reference voltage of 5V) Figure 16-13 Integral non-linearity of the ADC and gain of 20 (PGA1 and PGA2=10, PGA3=2, reference voltage of 5V) Figure 16-14 Integral non-linearity of the ADC and gain of 50 (PGA1 disabled, PGA2=10, PGA3=5, reference voltage of 5V) Figure 16-15 Integral non-linearity of the ADC and gain of 100 (PGA1=10 and PGA3=10, PGA2 disabled, reference voltage of 5V) #### 16.8.3.2 <u>Differential non-linearity</u> The differential non-linearity is generated by the ADC. The PGA does not add differential non-linearity. Figure 16-16 shows the differential non-linearity. Figure 16-16 Differential non-linearity of the ADC converter. #### 16.8.4 Noise Ideally, a constant input voltage $V_{IN}$ should result in a constant output code. However, because of circuit noise, the output code may vary for a fixed input voltage. Thus, a statistical analysis on the output code of 1200 conversions for a constant input voltage was performed to derive the equivalent noise levels of PGA1, PGA2, and PGA3. The extracted rms output noise of PGA1, 2, and 3 are given in Table 16-27: standard output deviation and output rms noise voltage. Figure 16-17 shows the distribution for the ADC alone (PGA1, 2, and 3 bypassed). Quantization noise is dominant in this case, and, thus, the ADC thermal noise is below 16 bits. The simple noise model of Figure 16-18(a) is used to estimate the equivalent input referred rms noise $V_{N,IN}$ of the acquisition chain in the model of Figure 16-18(b). This is given by the relationship: $$V_{N,IN}^{2} = \frac{(V_{N1} / GD_{1})^{2} + (V_{N2} / (GD_{1} \cdot GD_{2}))^{2} + (V_{N3} / (GD_{1} \cdot GD_{2} \cdot GD_{3}))^{2}}{(OSR \cdot N_{ELCONV})}$$ (Eq. 21) where $V_{N1}$ , $V_{N2}$ , and $V_{N3}$ are the output rms noise figures of Table 16-27, $GD_1$ , $GD_2$ , and $GD_3$ are the PGA gains of stages 1 to 3 respectively. As shown in this equation, noise can be reduced by increasing OSR and $N_{ELCONV}$ (increases the ADC averaging effect, but reduces noise). | Parameter | PGA1 | PGA2 | PGA3 | |----------------------------------------|------------------------|------------------------|------------------------| | Standard deviation at ADC output (LSB) | 0.85 | 1.4 | 1.5 | | Output rms noise (μV) 1 | 205 (V <sub>N1</sub> ) | 340 (V <sub>N2</sub> ) | 365 (V <sub>N3</sub> ) | Note: see noise model of Figure 16-18 and equation Eq. 21. Table 16-27 PGA noise measurements (n = 16 bits, OSR = 512, $N_{ELCONV} = 2$ , $V_{REF} = 5V$ ) Figure 16-17 ADC noise (PGA1, 2 & 3 bypassed, OSR=512,N<sub>ELCONV</sub>=2) Figure 16-18 (a) Simple noise model for PGAs and ADC and (b) total input referred noise As an example, consider the system where: $GD_2 = 10$ ( $GD_1 = 1$ ; PGA3 bypassed), OSR = 512, $N_{ELCONV} = 2$ , $V_{REF} = 5$ V. In this case, the noise contribution $V_{N1}$ of PGA1 is dominant over that of PGA2. Using equation Eq. 21, we get: $V_{N,IN} = 6.4 \mu V$ (rms) at the input of the acquisition chain, or, equivalently, 0.85 LSB at the output of the ADC. Considering a 0.2V (rms) maximum signal amplitude, the signal-to-noise ratio is 90dB. Noise can also be reduced by implementing a software filter. By making an average on a number of subsequent measurements, the apparent noise is reduced the square root of the number of measurement used to make the average. # 16.8.5 Gain Error and Offset Error Gain error is defined as the amount of deviation between the ideal transfer function (theoretical equation Eq. 18) and the measured transfer function (with the offset error removed). The actual gain of the different stages can vary depending on the fabrication tolerances of the different elements. Although these tolerances are specified to a maximum of $\pm 3\%$ , they will be most of the time around $\pm 0.5\%$ . Moreover, the tolerances between the different stages are not correlated and the probability to get the maximal error in the same direction in all stages is very low. Finally, these gain errors can be calibrated by the software at the same time with the gain errors of the sensor for instance. Figure 16-19 shows gain error drift vs. temperature for different PGA gains. The curves are expressed in % of Full-Scale Range (FSR) normalized to 25°C. Offset error is defined as the output code error for a zero volt input (ideally, output code = 0). The offset of the ADC and the PGA1 stage are completely suppressed if N<sub>ELCONV</sub> > 1. The measured offset drift vs. temperature curves for different PGA gains are depicted in Figure 16-20. The output offset error, expressed in LSB for 16-bit setting, is normalized to 25°C. Notice that if the ADC is used alone, the output offset error is below $\pm 1$ LSB and has no drift. Figure 16-19 Gain error vs. temperature for different PGA gains Figure 16-20 Offset error vs. temperature for different PGA gains # 16.8.6 Power Consumption Figure 16-21 plots the variation of quiescent current consumption with supply voltage $V_{DD}$ , as well as the distribution between the 3 PGA stages and the ADC (see Table 16-28). As shown in Figure 16-22, if lower sampling frequency is used, the quiescent current consumption can be lowered by reducing the bias currents of the PGAs and the ADC with registers IB\_AMP\_PGA [1:0] and IB\_AMP\_ADC [1:0]. (In Figure 16-22, IB\_AMP\_PGA/ADC[1:0] = '11', '10', '00' for $f_S = 500$ , 250, 62.5kHz respectively.) Quiescent current consumption vs. temperature is depicted in Figure 16-23, showing a relative increase of nearly 40% between -45 and +85°C. Figure 16-24 shows the variation of quiescent current consumption for different frequency settings of the internal RC oscillator. It can be seen that the quiescent current varies by about 20% between 100kHz and 2MHz. Figure 16-21 Quiescent current consumption vs. supply voltage Figure 16-22 Quiescent current consumption vs. supply voltage for different sampling frequencies Figure 16-23 (a) Absolute and (b) relative change inquiescent current consumption vs. temperature | Supply | ADC | PGA1 | PGA2 | PGA3 | TOTAL | Unit | |---------------|-----|------|------|------|-------|------| | $V_{DD} = 5V$ | 250 | 165 | 130 | 175 | 720 | μΑ | | $V_{DD} = 3V$ | 190 | 150 | 120 | 160 | 620 | μΑ | Table 16-28 Typical quiescent current distributions in acquisition chain (n = 16 bits, $f_S = 500kHz$ ) Figure 16-24 (a) Absolute and (b) relative change in quiescent curent consumption vs. RC oscillator frequency (all PGAs active, $V_{DD} = 5V$ ) # 16.8.7 Power Supply Rejection Ratio Figure 16-25 shows power supply rejection ratio (PSRR) at 3V and 5V supply voltage, and for various PGA gains. PSRR is defined as the ratio (in dB) of voltage supply change (in V) to the change in the converter output (in V). PSRR depends on both PGA gain and supply voltage $V_{DD}$ . Figure 16-25 Power supply rejection ratio (PSRR) | Supply | GAIN = 1 | GAIN =5 | GAIN = 10 | GAIN = 20 | GAIN =100 | Unit | |---------------|----------|---------|-----------|-----------|-----------|------| | $V_{DD} = 5V$ | 79 | 78 | 100 | 99 | 97 | dB | | $V_{DD} = 3V$ | 72 | 79 | 90 | 90 | 86 | dB | Table 16-29 PSRR (n = 16 bits, $V_{IN} = V_{REF} = 2.5V$ , $f_S = 500kHz$ ) # 16.9 Application Hints # 16.9.1 Input Impedance The PGAs of the acquisition chain employ switched-capacitor techniques. For this reason, while a conversion is done, the input impedance on the selected channel of the PGAs is inversely proportional to the sampling frequency $f_S$ and to stage gain as given in equation 22. $$Z_{in} \ge \frac{768 \cdot 10^9 \,\Omega Hz}{f_s \cdot gain} \quad \text{(Eq. 22)}$$ The input impedance observed is the input impedance of the first PGA stage that is enabled or the input impedance of the ADC if all three stages are disabled. PGA1 (with a gain of 10), PGA2 (with a gain of 10) and PGA3 (with a gain of 10) each have a minimum input impedance of $150 \mathrm{k}\Omega$ at $f_{\mathrm{S}} = 512 \mathrm{kHz}$ (see Specification Table). Larger input impedance can be obtained by reducing the gain and/or by reducing the sampling frequency. Therefor, with a gain of 1 and a sampling frequency of $100 \mathrm{kHz}$ , $Z_{in} > 7.6 \mathrm{M}\Omega$ . The input impedance on channels that are not selected is very high (>100M $\Omega$ ). # 16.9.2 PGA Settling or Input Channel Modifications PGAs are reset after each writing operation to registers <u>RegAcCfg1-5</u>. Similarly, input channels are switched after modifications of <u>AMUX [4:0]</u> or <u>VMUX</u>. To ensure precise conversion, the ADC must be started after a PGA or inputs common-mode stabilization delay. This is done by writing bit <u>START</u> several cycles after PGA settings modification or channel switching. Delay between PGA start or input channel switching and ADC start should be equivalent to *OSR* (between 8 and 1024) number of cycles. This delay does not apply to conversions made without the PGAs. If the ADC is not settled within the specified period, there is most probably an input impedance problem (see previous section). # 16.9.3 PGA Gain & Offset, Linearity and Noise Hereafter are a few design guidelines that should be taken into account when using the ZoomingADC™: - 1) Keep in mind that increasing the overall PGA gain, or "zooming" coefficient, improves linearity but degrades noise performance. - 2) Use the minimum number of PGA stages necessary to produce the desired gain ("zooming") and offset. Bypass unnecessary PGAs. - 3) For high gains (>50), use PGA stage 1. For low gains (<50) use stages 2 and 3. - 4) For the lowest noise, set the highest possible gain on the first (front) PGA stage used in the chain. For example, in an application where a gain of 20 is needed, set the gain of PGA2 to 10, set the gain of PGA3 to 2. - 4) For highest linearity and lowest noise performance, bypass all PGAs and use the ADC alone (applications where no "zooming" is needed); i.e. set **ENABLE** [3:0] = '0001'. - 5) For low-noise applications where power consumption is not a primary concern, maintain the largest bias currents in the PGAs and in the ADC; i.e. set IB\_AMP\_PGA [1:0] = IB\_AMP\_ADC [1:0] = '11'. - 6) For lowest output offset error at the output of the ADC, bypass PGA2 and PGA3. Indeed, PGA2 and PGA3 typically introduce an offset of about 5 to 10 LSB (16 bit) at their output. Note, however, that the ADC output offset is easily calibrated out by software. # 16.9.4 Frequency Response The incremental ADC is an over-sampled converter with two main blocks: an analog modulator and a low-pass digital filter. The main function of the digital filter is to remove the quantization noise introduced by the modulator. As shown in Figure 16-26, this filter determines the frequency response of the transfer function between the output of the ADC and the analog input $V_{IN}$ . Notice that the frequency axes are normalized to one elementary conversion period $OSR/f_S$ . The plots of Figure 16-26 also show that the frequency response changes with the number of elementary conversions $N_{FI,CONV}$ performed. In particular, notches appear for $N_{FI,CONV} \ge 2$ . These notches occur at: $$f_{NOTCH}(i) = \frac{i \cdot f_S}{OSR \cdot N_{ELCONV}}$$ (Hz) for $i = 1, 2, ..., (N_{ELCONV} - 1)$ (Eq. 23) and are repeated every f<sub>S</sub>/OSR. Information on the location of these notches is particularly useful when specific frequencies must be filtered out by the acquisition system. For example, consider a 5Hz-bandwidth, 16-bit sensing system where 50Hz line rejection is needed. Using the above equation and the plots below, we set the 4th notch for $N_{ELCONV} = 4$ to 50Hz, i.e. $1.25 \cdot f_S/OSR = 50$ Hz. The sampling frequency is then calculated as $f_S = 20.48$ kHz for OSR = 512. Notice that this choice yields also good attenuation of 50Hz harmonics. Figure 16-26 Frequency response: normalized magnitude vs. frequency for different N<sub>ELCONV</sub> #### 16.9.5 Power Reduction The ZoominADC™ is particularly well suited for low-power applications. When very low power consumption is of primary concern, such as in battery operated systems, several parameters can be used to reduce power consumption as follows: - 1) Operate the acquisition chain with a reduced supply voltage V<sub>DD</sub>. - 2) Disable the PGAs which are not used during analog-to-digital conversion with ENABLE [3:0]. - 3) Disable all PGAs and the ADC when the system is idle and no conversion is performed. - 4) Use lower bias currents in the PGAs and the ADC using the control words IB\_AMP\_PGA[1:0] and IB AMP ADC[1:0]. (This reduces the maximum sampling frequency according to Table 16-26.) - 5) Reduce internal RC oscillator frequency and/or sampling frequency. Finally, remember that power reduction is typically traded off with reduced linearity, larger noise and slower maximum sampling speed. # WINEELOO AND SENSING I NODOOR # 17. Vmult (Voltage Multiplier) | 17.1 | Features | 17-2 | |------|--------------------|------| | 17.2 | Overview | 17-2 | | 17.3 | Control register | 17-2 | | 17.4 | External component | 17-2 | #### 17.1 Features - Generates a voltage that is higher or equal to the supply voltage. - Can be easily enabled or disabled # 17.2 Overview The Vmult block generates a voltage (called "Vmult") that is higher or equal to the supply voltage. This output voltage is used in the acquisition chain. The voltage multiplier should be on (bit **ENABLE** in **RegVmultCfg0**) when using the acquisition chain or analog properties of the Port B while VBAT is below 3V. If the multiplier is enabled, the external capacitor on the pin VMULT is mandatory. The source clock of Vmult is selected by **FIN[1:0]** in <u>RegVmultCfg0</u>. It is strongly recommended to use the same settings as in the ADC. # 17.3 Control register There is only one register in the Vmult. Table 17-1 describes the bits in the register. | Pos. | RegVmultCfg0 | rw | Reset | Function | |------|--------------|----|-------------|------------------------------| | 2 | Enable | rw | 0 | enable of the vmult | | | | | resetsystem | '1' : enabled | | | | | | '0' : disabled | | 1-0 | Fin | rw | 0 | system clock division factor | | | | | resetsystem | '00' : 1/2, | | | | | | '01' : 1/4, | | | | | | '10' : 1/16, | | | | | | '11' : 1/64 | Table 17-1. RegVmultCfg0 # 17.4 External component When the multiplier is enabled, a capacitor has to be connected to the VMULT pin. If the multiplier is disabled, the pin may remain floating. | | Min. | Max. | | Note | |--------------------|------|------|----|------| | Capacitor on VMULT | 1.0 | 3.0 | nF | | # 18 Counters/Timers/PWM | 18.1 | Features | 18-2 | |-------|-------------------------------------|------| | 18.2 | Overview | 18-2 | | 18.3 | Register map | 18-2 | | 18.4 | Interrupts and events map | 18-4 | | 18.5 | Block schematic | 18-4 | | 18.6 | General counter registers operation | 18-5 | | 18.7 | Clock selection | 18-5 | | 18.8 | Counter mode selection | 18-6 | | 18.9 | Counter / Timer mode | 18-7 | | 18.10 | PWM mode | 18-8 | | 18.11 | Capture function | 18-9 | ## 18.1 Features - 4 x 8-bits timer/counter modules or 2 x 16-bits timers/counter modules - Each with 4 possible clock sources - Up/down counter modes - Interrupt and event generation - Capture function (internal or external source) - Rising, falling or both edge of capture signal - PA[3:0] can be used as clock inputs (debounced or direct) - 2 x 8 bits PWM or 2 x 16 bits PWM - PWM resolution of 8, 10, 12, 14 or 16 bits - Complex mode combinations are possible between counter, capture and PWM modes # 18.2 Overview CounterA and CounterB are 8-bit counters and can be combined to form a 16-bit counter. CounterC and CounterD exhibit the same features. The counters can also be used to generate two PWM outputs on PB[0] and PB[1]. In PWM mode one can generate PWM functions with 8, 10, 12, 14 or 16 bit wide counters. The counters A and B can be captured by events on an internal or an external signal. The capture can be performed on both 8-bit counters running individually on two different clock sources or on both counters chained to form a 16-bit counter. In any case, the same capture signal is used for both counters. When the counters A and B are not chained, they can be used in several configurations: A and B as counters, A and B as captured counters, A as PWM and B as captured counter. When the counters C and D are not chained, they can be used either both as counters or counter C as PWM and counter D as counter. # 18.3 Register map | Bit | RegCntA | rw | reset | function | |-----|----------|----|----------|-------------------------| | 7-0 | CounterA | r | XXXXXXXX | 8-bits counter value | | 7-0 | CounterA | W | XXXXXXXX | 8-bits comparison value | Table 18-1. RegCntA | bit | RegCntB | rw | reset | function | |-----|----------|----|----------|-------------------------| | 7-0 | CounterB | r | xxxxxxxx | 8-bits counter value | | 7-0 | CounterB | W | xxxxxxxx | 8-bits comparison value | Table 18-2. RegCntB **Note:** When writing to <u>RegCntA</u> or <u>RegCntB</u>, the processor writes the counter comparison values. When reading these locations, the processor reads back either the actual counter value or the last captured value if the capture mode is active. | bit | RegCntC | rw | reset | function | |-----|----------|----|----------|-------------------------| | 7-0 | CounterC | r | XXXXXXXX | 8-bits counter value | | 7-0 | CounterC | W | XXXXXXXX | 8-bits comparison value | Table 18-3. RegCntC | bit | RegCntD | rw | reset | function | |-----|----------|----|----------|-------------------------| | 7-0 | CounterD | r | XXXXXXXX | 8-bits counter value | | 7-0 | CounterD | W | xxxxxxx | 8-bits comparison value | Table 18-4. RegCntD **Note:** When writing <u>RegCntC</u> or <u>RegCntD</u>, the processor writes the counter comparison values. When reading these locations, the processor reads back the actual counter value. | bit | RegCntCtrlCk | rw | reset | function | |-----|----------------|----|-------|---------------------------| | 7-6 | CntDCkSel(1:0) | rw | XX | Counter d clock selection | | 5-4 | CntCCkSel(1:0) | rw | XX | Counter c clock selection | | 3-2 | CntBCkSel(1:0) | rw | XX | Counter b clock selection | | 1-0 | CntACkSel(1:0) | rw | XX | Counter a clock selection | Table 18-5. RegCntCtrlCk | bit | RegCntConfig1 | rw | Reset | function | |-----|---------------|----|---------------|-------------------------------------------| | 7 | CntDDownUp | rw | Х | Counter d up or down counting (0=down) | | 6 | CntCDownUp | rw | Х | Counter c up or down counting (0=down) | | 5 | CntBDownUp | rw | Х | Counter b up or down counting (0=down) | | 4 | CntADownUp | rw | Х | Counter a up or down counting (0=down) | | 3 | CascadeCD | rw | Х | Cascade counter c & d (1=cascade) | | 2 | CascadeAB | rw | Х | Cascade counter a & b (1=cascade) | | 1 | CntPWM1 | rw | 0 resetsystem | Activate pwm1 on counter c or c+d (PB(1)) | | 0 | CntPWM0 | rw | 0 resetsystem | Activate pwm0 on counter a or a+b (PB(0)) | Table 18-6. RegCntConfig1 | bit | RegCntConfig2 | rw | Reset | function | |-----|---------------|----|----------------|--------------------------| | 7-6 | CapSel(1:0) | rw | 00 resetsystem | Capture source selection | | 5-4 | CapFunc(1:0) | rw | 00 resetsystem | Capture function | | 3-2 | Pwm1Size(1:0) | rw | xx | Pwm1 size selection | | 1-0 | Pwm0Size(1:0) | rw | xx | Pwm0 size selection | Table 18-7. RegCntConfig2 | bit | RegCntOn | rw | Reset | Function | |-----|------------|----|---------------|------------------| | 7-4 | | r | 0000 | Reserved | | 3 | CntDEnable | rw | 0 resetsystem | Enable counter d | | 2 | CntCEnable | rw | 0 resetsystem | Enable counter c | | 1 | CntBEnable | rw | 0 resetsystem | Enable counter b | | 0 | CntAEnable | rw | 0 resetsystem | Enable counter a | Table 18-8. RegCntOn # 18.4 Interrupts and events map | Interrupt source | Mapping in the interrupt manager | Mapping in the event manager | |------------------|----------------------------------|------------------------------| | IrqA | ReglrqHigh(4) | RegEvn(7) | | IrqB | ReglrqLow(5) | RegEvn(3) | | IrqC | ReglrqHigh(3) | RegEvn(6) | | IrqD | ReglrqLow(4) | RegEvn(2) | Table 18-9. Interrupt and event mapping. # 18.5 Block schematic Figure 18-1: Counters/timers block schematic # 18.6 General counter registers operation Counters are enabled by CntAEnable, CntBEnable, CntCEnable, and CntDEnable in RegCntOn. To stop the counter X, **Cnt**X**Enable** must be reset. To start the counter X, **Cnt**X**Enable** must be set. When counters are cascaded, **CntAEnable** and **CntCEnable** also control respectively the counters B and D. In the control registers, all registers must be written in this order: <u>RegCntCtrlCk</u>, <u>RegCntConfig1</u>, <u>RegCntConfig1</u> and all **RegCntX** because several bits have no default values at reset. All counters have a corresponding 8-bit read/write register: **RegCntA**, **RegCntB**, **RegCntC**, and **RegCntD**. When read, these registers contain the counter value (or the captured counter value). When written, they modify the counter comparison values. For a correct acquisition of the counter value, use one of the three following methods: - Stop the concerned counter, perform the read operation and restart the counter. While stopped, the counter content is frozen and the counter does not take into account the clock edges delivered on the external pin. - 2) For slow operating counters (typically at least 8 times slower than the CPU clock), oversample the counter content and perform a majority operation on the consecutive read results to select the correct actual content of the counter. - 3) Use the capture mechanism. When a value is written into the counter register while the counter is in counter mode, both the comparison value is updated and the counter value is modified. In upcount mode, the register value is reset to zero. In downcount mode, the comparison value is loaded into the counter. Due to the synchronization mechanism between the processor clock domain and the external clock source domain, this modification of the counter value can be postponed until the counter is enabled and it receives it's first valid clock edge. In the PWM mode, the counter value is not modified by the write operation in the counter register. Changing the counter mode, does not update the counter value (no load in downcount mode). # 18.7 Clock selection The clock source for each counter can be individually selected by writing the appropriate value in the register **RegCntCtrlCk**. Table 18-10 gives the correspondence between the binary codes used for the configuration bits **CntACkSel(1:0)**, **CntBCkSel(1:0)**, **CntCckSel(1:0)** or **CntDCkSel(1:0)** and the clock source selected respectively for the counters A, B, C or D. | CartyClcCal(4:0) | Clock source for | | | | | |------------------|------------------|----------|----------|----------|--| | CntXCkSel(1:0) | CounterA | CounterB | CounterC | CounterD | | | 11 | | Ck | k128 | | | | 10 | CkF | Rc/4 | CI | k1k | | | 01 | CkRc | | Ck | 32k | | | 00 | PA(0) | PA(1) | PA(2) | PA(3) | | Table 18-10: Clock sources for counters A, B, C and D The CkRc clock is the RC oscillator. The clocks below 32kHz can be derived from the RC oscillator or the crystal oscillator (see the documentation of the clock block). A separate external clock source can be delivered on Port A for each individual counter. The external clock sources can be debounced or not by setting the Port A configuration registers. The clock source can be changed only when the counter is stopped. # 18.8 Counter mode selection Each counter can work in one of the following modes: - 1) Counter, downcount & upcount - 2) Captured counter, downcount & upcount (only counters A&B) - 3) PWM, downcount The counters A and B or C and D can be cascaded or not. In cascaded mode, A and C are the LSB counters while B and D are the MSB counters. Table 18-11 shows the different operation modes of the counters A and B as a function of the mode control bits. For all counter modes, the source of the down or upcount selection is given (either the bit **CntADownUp** or the bit **CntBDownUp**). Also, the mapping of the interrupt sources IrqA and IrqB and the PWM output on PB(0) in these different modes is shown. | | CascadeAB CountPWM0 CapFunc(1:0) | | Counter A mode | Counter B mode | IrqA<br>source | IrqB<br>source | PB(0)<br>function | |---|----------------------------------|----------------|--------------------------------------|-------------------------------|------------------|----------------|-------------------| | 0 | 0 | 00 | Counter 8b<br>Downup: A | Counter 8b<br>Downup: B | Counter<br>A | Counter<br>B | PB(0) | | 1 | 0 | 00 | | 16b AB<br>nup: A | Counter<br>AB | - | PB(0) | | 0 | 1 | 00 | PWM 8b<br>Down | Counter 8b<br>Down | - | Counter<br>B | PWM A | | 1 | 1 | 00 | PWM 10 – 16b AB<br>Down | | - | - | PWM AB | | 0 | 0 | 1x<br>or<br>x1 | Captured counter 8b Downup: A | Captured counter 8b Downup: B | Capture<br>A | Capture<br>B | PB(0) | | 1 | 0 | 1x<br>or<br>x1 | Captured counter 16b AB<br>Downup: A | | Capture<br>AB | Capture<br>AB | PB(0) | | 0 | 1 | 1x<br>or<br>x1 | PWM 8b<br>Down | Captured counter 8b Downup: B | Must not be used | Capture<br>B | PWM A | Table 18-11: Operating modes of the counters A and B Table 18-12 shows the different operation modes of the counters C and D as a function of the mode control bits. For all counter modes, the source of the down or upcount selection is given (either the bit **CntCDownUp** or the bit **CntDDownUp**). The mapping of the interrupt sources IrqC and IrqD and the PWM output on PB(1) in these different modes is also shown. The switching between different modes must be done while the concerned counters are stopped. While switching capture mode on and off, unwanted interrupts can appear on the interrupt channels concerned by this mode change. | CascadeCD | CountPWM1 | Counter C mode | Counter D<br>mode | IrqC<br>Source | IrqD<br>source | PB(1)<br>function | |-----------|-----------|-----------------------------|-------------------------|----------------|----------------|-------------------| | 0 | 0 | Counter 8b<br>Downup: C | Counter 8b<br>Downup: D | Counter<br>C | Counter<br>D | PB(1) | | 1 | 0 | Counter 16b CD<br>Downup: C | | Counter<br>CD | - | PB(1) | | 0 | 1 | PWM 8b<br>Down | Counter 8b<br>Down | - | Counter<br>D | PWM C | | 1 | 1 | _ = | – 16b CD<br>own | - | - | PWM CD | Table 18-12: Operating modes of the counters C and D ## 18.9 Counter / Timer mode The counters in counter / timer mode are generally used to generate interrupts after a predefined number of clock periods applied on the counter clock input. Each counter can be set individually either in upcount mode by setting **CntXDownUp** in the register **RegCntConfig1** or in downcount mode by resetting this bit. Counters A and B can be cascaded to behave as a 16 bit counter by setting **CascadeAB** in the **RegCntConfig1** register. Counters C and D can be cascaded by setting **CascadeCD**. When cascaded, the up/down count modes of the counters B and D are defined respectively by the up/down count modes set for the counters A and C. When in upcount mode, the counter will start incrementing from zero up to the target value which has been written in the corresponding **RegCntX** register(s). When the counter content is equal to the target value, an interrupt is generated at the next falling edge of counter clock. Then the counter is loaded again with the zero value at the next rising edge of counter clock (Figure 18-2). When in downcount mode, the counter will start decrementing from the initial load value which has been written in the corresponding <u>RegCntX</u> register(s) down to the zero value. Once the counter content is equal to zero, an interrupt is generated at the next falling edge of counter clock. Then the counter is loaded again with the load value at the next rising edge of counter clock (Figure 18-2). Be careful to select the counter mode (no capture, not PWM, specify cascaded or not and up or down counting mode) before writing any target or load value to the <a href="RegCntX">RegCntX</a> register(s). This ensures that the counter will start from the correct initial value. When counters are cascaded, both counter registers must be written to ensure that both cascaded counters will start from the correct initial values. The stopping and consecutive starting of a counter in counter mode without a target or load value write operation in between can generate an interrupt if this counter has been stopped at the zero value (downcount) or at it's target value (upcount). This interrupt is additional to the interrupt which has already been generated when the counter reached the zero or the target value. Figure 18-2. Up and down count interrupt generation. ## 18.10 PWM mode The counters can generate PWM signals (Pulse Width Modulation) on the Port B outputs PB(0) and PB(1). The PWM mode is selected by setting **CntPWM1** and **CntPWM0** in the <u>RegCntConfig1</u> register. See Table 18-11 and Table 18-12 for an exact description of how the setting of **CntPWM1** and **CntPWM0** affects the operating mode of the counters A, B, C and D according to the other configuration settings. When **CntPWM0** is enabled, the PWMA or PWMAB output value overrides the value set in bit 0 of **RegPBOut** in the Port B peripheral. When **CntPWM1** is enabled, the PWMC or PWMCD output value overrides the value set in bit 1 of **RegPBOut**. The corresponding ports (0 and/or 1) of Port B must be set in digital mode and as output and either open drain or not and pull up or not through a proper setting of the control registers of the Port B. Counters in PWM mode always count down, the **Cnt**X**DownUp bit** setting must be reset. No interrupts and events are generated by the counters which are in PWM mode. Counters do count circularly: they restart at the maximal value (either 0xFF when not cascaded or 0xFFFF when cascaded) when respectively an underflow condition occurs in the counting. The internal PWM signals are low as long as the counter contents are higher than the PWM code values written in the **RegCntX** registers. They are high when the counter contents are smaller or equal to these PWM code values. The PWM resolution is always 8 bits when the counters used for the PWM signal generation are not cascaded. **PWM0Size(1:0)** and **PWM1Size(1:0)** in the **RegCntConfig2** register are used to set the PWM resolution for the counters A and B or C and D respectively when they are in cascaded mode. The different possible resolutions in cascaded mode are shown in Table 18-13. Choosing a 16 bit PWM code higher than the maximum value that can be represented by the number of bits chosen for the resolution, results in a PWM output which is always tied to 1. | PwmXsize(1:0) | Resolution | |---------------|------------| | 11 | 16 bits | | 10 | 14 bits | | 01 | 12 bits | | 00 | 10 bits | Table 18-13: Resolution selection in cascaded PWM mode Figure 18-3: PWM modulation examples The period of the PWM signal is given by the formula: $$Tper = \frac{2^{resolution}}{f_{ckent}}$$ The duty cycle ratio DCR of the PWM signal is defined as: $$DCR = \frac{Th}{Tper}$$ DCR can be selected between 0 % and $\frac{2^{resolution} - 1}{2^{resolution}} *100$ %. DCR in % in function of the RegCntX content(s) is given by the relation: $$DCR = \frac{100 * \text{RegCntX}}{2^{\text{resolution}}}$$ # 18.11 Capture function The 16-bit capture register is provided to facilitate frequency measurements. It provides a safe reading mechanism for the counters A and B when they are running. When the capture function is active, the processor does not read anymore the counters A and B directly, but instead reads shadow registers located in the capture block. An interrupt is generated after a capture condition has been met when the shadow register content is updated. The capture condition is user defined by selecting either internal capture signal sources derived from the prescaler or from the external PA(2) or PA(3) ports. Both counters use the same capture condition. When the capture function is active, the A and B counters must be written with the value 0xFF and can either upcount or downcount. They do count circularly: they restart at zero or at the maximal value (either 0xFF when not cascaded or 0xFFFF when cascaded) when respectively an overflow or an underflow condition occurs in the counting. CapFunc(1:0) in register <a href="RegCntConfig2">RegCntConfig2</a> determines if the capture function is enabled or not and selects which edges of the capture signal source are valid for the capture operation. The source of the capture signal can be selected by setting <a href="CapSel(1:0">CapSel(1:0)</a> in the <a href="RegCntConfig2">RegCntConfig2</a> register. For all sources, rising, falling or both edge sensitivity can be selected. Table 18-14 shows the capture condition as a function of the setting of these configuration bits. | CapSel(1:0) | Selected capture signal | CapFunc | Selected condition | Capture condition | |-------------|-------------------------|---------|--------------------|-------------------| | | | 00 | Capture disabled | - | | 11 | 1 K | 01 | Rising edge | 1 K rising edge | | 11 | I K | 10 | Falling edge | 1 K falling edge | | | | 11 | Both edges | 1 K both edges | | | | 00 | Capture disabled | - | | 10 | 32 K | 01 | Rising edge | 32 K rising edge | | 10 | | 10 | Falling edge | 32 K falling edge | | | | 11 | Both edges | 32 K both edges | | | PA3 | 00 | Capture disabled | - | | 01 | | 01 | Rising edge | PA3 rising edge | | U I | | 10 | Falling edge | PA3 falling edge | | | | 11 | Both edges | PA3 both edges | | 00 | PA2 | 00 | Capture disabled | - | | | | 01 | Rising edge | PA2 rising edge | | 00 | FAZ | 10 | Falling edge | PA2 falling edge | | | | 11 | Both edges | PA2 both edges | Table 18-14: Capture condition selection CapFunc(1:0) and CapSel(1:0) can be modified only when the counters are stopped otherwise data may be corrupted during one counter clock cycle. Due to the synchronization mechanism of the shadow registers and depending on the frequency ratio between the capture and counter clocks, the interrupts may be generated one or only two counter clock pulses after the effective capture condition occurred. When the counters A and B are not cascaded and do not operate on the same clock, the interruptions on IrqA and IrqB which inform that the capture condition was met, may appear at different moments. In this case, the processor should read the shadow register associated to a counter only if the interruption related to this counter has been detected. It must be noted that when counters A and B are cascaded, the capture might happen at different cycles for the A and B registers. This is due to the asynchronous relationship between counter and capture clock and to the fact that the capture condition detection is independent for A and B counters. # 19 VLD (Voltage Level Detector) | 19.1 | Features | 19-2 | |------|---------------|------| | 19.2 | Overview | 19-2 | | 19.3 | Register map | 19-2 | | 19.4 | Interrupt map | 19-2 | | 19.5 | VLD operation | 19-2 | # 19.1 Features - Can be switched off, on or simultaneously with CPU activities - Generates an interrupt if power supply is below a pre-determined level ## 19.2 Overview The Voltage Level Detector (VLD) monitors the state of the system battery. It returns a logical high value (an interrupt) in the status register if the supplied voltage drops below the user defined level (Vsb). The VLD must be calibrated by setting VldTune bits during product manufacturing to cancel technology variation. # 19.3 Register map There are two registers in the VLD, namely <u>RegVIdCtrl</u> and <u>RegVIdStat</u>. Table 19-1 shows the mapping of control bits and functionality of <u>RegVIdCtrl</u> while Table 19-2 describes that for <u>RegVIdStat</u>. | pos. | RegVldCtrl | rw | reset | function | |------|--------------|----|--------------------|-------------------------------------------------------------------------------------------------------| | 7-4 | | r | 0000 | reserved | | 3 | VldRange | rw | 0 resetsystem | VLD detection voltage range for VldTune = "011": 0 : 1.3V (not used in XE8801A and SX8801R) 1 : 2.55V | | 2-0 | VldTune[2:0] | rw | 000<br>resetsystem | VLD tuning:<br>000 : +19 %<br>111 : -18 % | Table 19-1: RegVIdCtrl | pos. | RegVldStat | rw | reset | function | |------|------------|-----|---------------|----------------------------------------------------------| | 7-3 | | r | 00000 | reserved | | 2 | VldResult | r | 0 resetsystem | is 1 when battery voltage is below the detection voltage | | 1 | VldValid | r | 0 resetsystem | Indicates when VldResult can be read | | 0 | VldEn | r w | 0 resetsystem | VLD enable | Table 19-2: RegVldStat # 19.4 Interrupt map | interrupt source | mapping in the interrupt manager | |------------------|----------------------------------| | IrqVld | ReglrqMid(2) | Table 19-3: Interrupt map # 19.5 VLD operation The VLD is controlled by **VIdRange**, **VIdTune** and **VIdEn**. **VIdRange** selects the voltage range to be detected, while **VIdTune** is used to fine-tune this voltage level in 8 steps. **VIdEn** is used to enable (disable) the VLD with a 1(0) value respectively. When disabled, the block dissipates no power. | symbol | description | min | typ | max | unit | comn | nents | |------------------|-------------------------------------------------|----------|----------|------|--------|----------|---------| | | | | • | • | | trimming | values: | | | | | | | | VldRange | VldTune | | | | | not used | | | 0 | XXX | | | | | | | | | | | | | 2.60 | | 3.20 | | 1 | 000 | | | Threshold voltage | 2.50 | | 3.00 | | 1 | 001 | | Vth | Note 1 | 2.38 | | 2.83 | V | 1 | 010 | | | | 2.24 | | 2.69 | İ | 1 | 011 | | | | 2.10 | | 2.56 | 1 | 1 | 100 | | | | 2.00 | | 2.45 | | 1 | 101 | | | | 1.95 | | 2.34 | | 1 | 110 | | | | 1.90 | | 2.23 | | 1 | 111 | | T <sub>EOM</sub> | duration of measurement | | 2.0 | 2.5 | ms | Not | e 2 | | $T_{PW}$ | Minimum pulse width detected | 875 1350 | | us | Not | e 2 | | | $V_{thd}$ | Variation of threshold voltage with temperature | | +/-150 | | ppm/°C | Not | e 3 | Table 19-4: Voltage level detector operation Note 1: measured at 20°C. Note 2: this timing is respected when the internal RC or crystal oscillator is enabled Note 3: between 0°C and 60°C To start the voltage level detection, the user sets bit VIdEn. The measurement is started. After 2ms, the bit **VIdValid** is set to indicate that the measurement results are valid. From that time on, as long as the VLD is enabled, a maskable interrupt request is sent if the voltage level falls below the threshold. One can also poll the VLD and monitor the actual measurement result by reading the **VIdResult** bit of the **RegVIdStat**. This result is only valid as long as the **VIdValid** bit is '1'. An interrupt is generated on each rising edge of VldResult. # 20 Physical Dimensions # **CONTENTS** | 20.1 | LQFP type package | 20-2 | |------|-------------------|------| | 20.2 | Die XE8801AM | 20-2 | | 20.3 | Die SX8801R | 20-3 | # 20.1 LQFP type package The QFP package dimensions are given in Figure 20-1 and Table 20-1. The dimensions conform to JEDEC MS-026 Rev. C. Figure 20-1. QFP type package | package | Α | В | С | D | E | F | G | |---------|------|------|-----|------|------|-----|----| | | mm | LQFP-44 | 10.0 | 12.0 | 1.4 | 0.10 | 0.37 | 0.8 | | Table 20-1. QFP package dimensions # 20.2 Die XE8801AM The XE8801AM die is 4100 x 4600 um² large plus 20-30 um due to the saw channel. Zero coordinate is at bottom left corner of pad ring. Pad opening is 85x85 um². Pad surface is xxx. | pin name | pin X | pin Y | | | |-------------|---------|-------|--|--| | pin name | [um] | [um] | | | | le | ft pads | | | | | PA(4) | 52 | 4075 | | | | PA(5) | 52 | 3795 | | | | VBat | 52 | 3515 | | | | PA(6) | 52 | 3235 | | | | PA(7) | 52 | 2955 | | | | PC(0) | 52 | 2675 | | | | PC(1) | 52 | 2395 | | | | PC(2) | 52 | 2115 | | | | PC(3) | 52 | 1835 | | | | VSS | 52 | 1555 | | | | PC(4) | 52 | 1275 | | | | PC(5) | 52 | 995 | | | | PC(6) | 52 | 715 | | | | PC(7) | 52 | 435 | | | | bottom pads | | | | | | PB(0) | 398 | 47 | | | | | pin X | pin Y | | | | |----------|------------|-------|--|--|--| | pin name | [um] | [um] | | | | | | top pads | | | | | | PA(3) | 417 | 4453 | | | | | PA(2) | 682 | 4453 | | | | | PA(1) | 947 | 4453 | | | | | PA(0) | 1212 | 4453 | | | | | OSCOUT | 1477 | 4453 | | | | | VSS | 1742 | 4453 | | | | | OSCIN | 2007 | 4453 | | | | | VMULT | 2537 | 4453 | | | | | RESET | 2802 | 4453 | | | | | VREG | 3067 | 4453 | | | | | VSS | 3332 | 4453 | | | | | VBAT | 3597 | 4453 | | | | | | | | | | | | | right pads | | | | | | VSS | 3958 | 3942 | | | | | pin name | pin X<br>[um] | pin Y<br>[um] | |----------|---------------|---------------| | PB(1) | 533 | 47 | | PB(2) | 668 | 47 | | PB(3) | 798 | 47 | | PB(4) | 933 | 47 | | VBAT | 1063 | 47 | | PB(5) | 1198 | 47 | | PB(6) | 1328 | 47 | | PB(7) | 1463 | 47 | | TEST | 1934 | 47 | | VSS | 2394 | 47 | | AC_R(3) | 2854 | 47 | | AC_R(2) | 3314 | 47 | | | pin X | pin Y | |----------|-------|-------| | pin name | [um] | [um] | | AC_R(0) | 3958 | 3657 | | AC_R(1) | 3958 | 3372 | | AC_A(0) | 3958 | 3087 | | AC_A(1) | 3958 | 2802 | | VSS | 3958 | 2517 | | AC_A(2) | 3958 | 2232 | | AC_A(3) | 3958 | 1947 | | AC_A(4) | 3958 | 1662 | | AC_A(5) | 3958 | 1377 | | AC_A(6) | 3958 | 1092 | | VBAT | 3958 | 807 | | AC_A(7) | 3958 | 522 | # 20.3 Die SX8801R The SX8801R die is 3441 x 4131 $\mu^2$ large plus 20-30 $\mu^2$ due to the saw channel. Zero coordinate is at bottom left corner of pad ring. Pad opening is 85x85 $\mu^2$ . Pad surface is xxx. | pin name | pin X<br>[um] | pin Y<br>[um] | | | | | |-----------|---------------|---------------|--|--|--|--| | left pads | | | | | | | | PA(5) | 118 | 3776 | | | | | | VBAT | 118 | 3490 | | | | | | PA(6) | 118 | 3256 | | | | | | PA(7) | 118 | 3033 | | | | | | PC(0) | 118 | 2710 | | | | | | PC(1) | 118 | 2438 | | | | | | PC(2) | 118 | 2166 | | | | | | PC(3) | 118 | 1894 | | | | | | VSS | 118 | 1659 | | | | | | PC(4) | 118 | 1387 | | | | | | PC(5) | 118 | 1115 | | | | | | PC(6) | 118 | 843 | | | | | | PC(7) | 118 | 571 | | | | | | PB(0) | 118 | 285 | | | | | | bott | om pads | | | | | | | PB(1) | 447 | 118 | | | | | | PB(2) | 724 | 118 | | | | | | PB(3) | 1001 | 118 | | | | | | PB(4) | 1278 | 118 | | | | | | VBAT | 1513 | 118 | | | | | | PB(5) | 1790 | 118 | | | | | | PB(6) | 2067 | 118 | | | | | | PB(7) | 2344 | 118 | | | | | | TEST | 2735 | 118 | | | | | | VSS | 2971 | 118 | | | | | | AC_R(3) | 3155 | 118 | | | | | | | | | | | | | | | pin X | pin Y | | | | |----------------------------|------------|-------|--|--|--| | pin name | [um] | [um] | | | | | top pads | | | | | | | PA(4) | 285 | 4013 | | | | | PA(3) | 470 | 4013 | | | | | PA(2) | 704 | 4013 | | | | | PA(1) | 939 | 4013 | | | | | PA(0) | 1173 | 4013 | | | | | OSCOUT | 1403 | 4013 | | | | | VSS | 1638 | 4013 | | | | | OSCIN | 1923 | 4013 | | | | | VMULT | 2157 | 4013 | | | | | RESET | 2352 | 4013 | | | | | VREG | 2573 | 4013 | | | | | VSS | 2772 | 4013 | | | | | VBAT | 3032 | 4013 | | | | | | | | | | | | | right pads | | | | | | VSS | 3323 | 3760 | | | | | AC_R(0) | 3323 | 3475 | | | | | AC_R(1) | 3323 | 3240 | | | | | AC_A(0) | 3323 | 3006 | | | | | AC_A(1) | 3323 | 2771 | | | | | VSS | 3323 | 2487 | | | | | AC_A(2) | 3323 | 2151 | | | | | AC_A(3) | 3323 | 1867 | | | | | AC_A(4) | 3323 | 1578 | | | | | AC_A(5) | 3323 | 1344 | | | | | AC_A(6) | 3323 | 1109 | | | | | | 0000 | 074 | | | | | VBAT | 3323 | 874 | | | | | VBAT<br>AC_A(7)<br>AC_R(2) | 3323 | 589 | | | | # Package Outline Drawing: MLPQ44-7x7mm - 1. CONTROLLING DIMENSIONS ARE IN MILLIMETERS (ANGLES IN DEGREES). - 2. COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS #### © Semtech 2009 All rights reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent or other industrial or intellectual property rights. Semtech. assumes no responsibility or liability whatsoever for any failure or unexpected operation resulting from misuse, neglect improper installation, repair or improper handling or unusual physical or electrical stress including, but not limited to, exposure to parameters beyond the specified maximum ratings or operation outside the specified range. SEMTECH PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF SEMTECH PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE UNDERTAKEN SOLELY AT THE CUSTOMER'S OWN RISK. Should a customer purchase or use Semtech products for any such unauthorized application, the customer shall indemnify and hold Semtech and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs damages and attorney fees which could arise. # **Contact Information** Semtech Corporation Wireless and Sensing Products Division 200 Flynn Road, Camarillo, CA 93012 Phone (805) 498-2111 Fax: (805) 498-3804