# Spread Spectrum Clock Generator #### **Features** - 50 to 166 MHz operating frequency range - Wide range of spread selections: 9 - Accepts clock and crystal inputs - Low power dissipation ☐ 70 mW- Typ at 66 MHz - Frequency spread disable function - Center spread modulation - Low cycle-to-cycle jitter - 8-pin SOIC Package ### **Functional Description** CY25561 is a spread spectrum clock generator (SSCG) IC used to reduce electromagnetic Interference (EMI) found in today's high speed digital electronic systems. CY25561 uses a Cypress proprietary phase-locked loop (PLL) and spread spectrum clock (SSC) technology to synthesize and frequency modulate the input frequency of the reference clock. By doing this, the measured EMI at the fundamental and harmonic frequencies of clock (SSCLK) is reduced. This reduction in radiated energy can significantly reduce the cost of complying with regulatory requirements and time to market without degrading the system performance. CY25561 is a very simple and versatile device to use. The frequency and spread percentage range is selected by programming S0 and S1 digital inputs. These inputs use three logic states including high (H), low (L), and middle (M) logic levels to select one of the nine available spread percentage ranges. Refer to Frequency and Spread Percentage Selection (Center Spread) on page 3 for programming details. CY25561 is intended for use with applications with a reference frequency in the range of 50 to 166 MHz. A wide range of digitally selectable spread percentages is made possible by using tri-level (high, low, and middle) logic at the S0 and S1 digital control inputs. The output spread (frequency modulation) is symmetrically centered on the input frequency. Spread spectrum clock control (SSCC) function enables or disables the frequency spread and is provided for easy comparison of system performance during EMI testing. CY25561 is available in an eight-pin SOIC package with a 0 °C to 70 °C operating temperature range. For a complete list of related documentation, click here. ## **Logic Block Diagram** Note: Refer to the CY25560 data sheet for operation at frequencies from 25 to100 MHz. ## Contents | Pin Configuration | 3 | |-------------------------------------------|---| | Pin Definitions | | | Frequency and Spread Percentage Selection | | | (Center Spread) | 3 | | Tri-level Logic | | | SSCG Theory of Operation | 4 | | EMI | 4 | | SSCG | 4 | | Modulation Rate | 5 | | CY25561 Application Schematic | | | Absolute Maximum Ratings | 7 | | DC Electrical Characteristics | | | Thermal Resistance | 7 | | XIN/CLK DC Specifications | | | Electrical Timing Characteristics | | | Ordering information | 5 | |-----------------------------------------|----| | Ordering Code Definitions | | | Package Drawing and Dimensions | | | Acronyms | 11 | | Document Conventions | 11 | | Units of Measure | 11 | | Document History Page | 12 | | Sales, Solutions, and Legal Information | 13 | | Worldwide Sales and Design Support | 13 | | Products | 13 | | PSoC®Solutions | 13 | | Cypress Developer Community | 13 | | Technical Support | 13 | ## **Pin Configuration** Figure 1. 8-pin SOIC pinout ## **Pin Definitions** | Pin | Name | Туре | Description | |-----|-----------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | X <sub>IN</sub> / CLK | I | Clock or crystal connection input. Refer to Frequency and Spread Percentage Selection (Center Spread) for input frequency range selection. | | 2 | $V_{DD}$ | Р | Positive power supply | | 3 | $V_{SS}$ | Р | Power supply ground | | 4 | SSCLK | 0 | Modulated clock output | | 5 | SSCC | I | Spread spectrum clock control (enable/disable) function. SSCG function is enabled when input is high and disabled when input is low. This pin is pulled high internally. | | 6 | S1 | I | Tri-level logic input control pin used to select frequency and bandwidth. Frequency/Bandwidth selection and tri-level logic programming. See Figure 2. Pin 6 has internal resistor divider network to V <sub>DD</sub> and V <sub>SS</sub> . Refer to Logic Block Diagram on page 1. | | 7 | S0 | I | Tri-level logic input control pin used to select frequency and bandwidth. Frequency/Bandwidth selection and tri-level logic programming. See Figure 2. Pin 7 has internal resistor divider network to $V_{DD}$ and $V_{SS}$ . Refer to Logic Block Diagram on page 1. | | 8 | X <sub>OUT</sub> | 0 | Oscillator output pin connected to crystal. Leave this pin unconnected If an external clock drives $X_{\text{IN}}$ / CLK. | ## Frequency and Spread Percentage Selection (Center Spread) ### 50-100 MHz (Low Range) | Input<br>Frequency<br>(MHz) | S1=M<br>S0=M<br>(%) | S1=M<br>S0=0<br>(%) | S1=1<br>S0=0<br>(%) | S1=0<br>S0=0<br>(%) | S1=0<br>S0=M<br>(%) | Select the<br>Frequency and<br>Center Spread % | |-----------------------------|---------------------|---------------------|---------------------|---------------------|---------------------|------------------------------------------------| | 50-60 | 4.3 | 3.9 | 3.3 | 2.9 | 2.7 | desired and then set S1, S0 as | | 60-70 | 4.0 | 3.6 | 3.1 | 2.6 | 2.5 | indicated. | | 70–80 | 3.8 | 3.4 | 2.9 | 2.5 | 2.4 | | | 80-100 | 3.5 | 3.1 | 2.7 | 2.2 | 2.1 | | ### 100-166 MHz (High Range) | Input<br>Frequency<br>(MHz) | S1=1<br>S0=M<br>(%) | S1=0<br>S0=1<br>(%) | S1=1<br>S0=1<br>(%) | S1=M<br>S0=1<br>(%) | Select the<br>Frequency and<br>Center Spread % | |-----------------------------|---------------------|---------------------|---------------------|---------------------|------------------------------------------------| | 100-120 | 3.0 | 2.4 | 1.5 | 1.3 | desired and then | | 120-130 | 2.7 | 2.1 | 1.4 | 1.1 | set S1, S0 as | | 130–140 | 2.6 | 2.0 | 1.3 | 1.1 | indicated. | | 140–150 | 2.6 | 2.0 | 1.3 | 1.1 | ] | | 150-166 | 2.5 | 1.8 | 1.2 | 1.0 | 1 | Document Number: 38-07242 Rev. \*J ### Tri-level Logic With binary logic, four states can be programmed with two control lines, whereas tri-level logic can program nine logic states using two control lines. Tri-level logic in CY25561 is implemented by defining a third logic state in addition to the standard logic "1" and "0". Pins 6 and 7 of CY25561 recognize a logic state by the voltage applied to the respective pin. These states are defined as "0" (low), "M" (middle), and "1" (one). Each of these states has a defined voltage range that is interpreted by CY25561 as a "0," "M," or "1" logic state. Refer to DC Electrical Characteristics on page 7 for voltage ranges for each logic state. CY25561 has two equal value resistors connected internally to pin 6 and pin 7 that produce the default "M" state. Pins 6 and/or 7 can be tied directly to ground or V<sub>DD</sub> to program a logic "0" or "1" state, respectively. Refer to Figure 2 for examples. Figure 2. Tri-level Logic Examples ## SSCG Theory of Operation CY25561 is a PLL-type clock generator using a proprietary Cypress design. By precisely controlling the bandwidth of the output clock, CY25561 becomes a low-EMI clock generator. The theory and detailed operation of CY25561 is discussed in the following sections. #### **EMI** All digital clocks generate unwanted energy in their harmonics. Conventional digital clocks are square waves with a duty cycle that is very close to 50 percent. Because of this 50/50 duty cycle, digital clocks generate most of their harmonic energy in odd harmonics, that is: third, fifth, seventh, etc. The amount of energy contained in the fundamental and odd harmonics can be reduced by increasing the bandwidth of the fundamental clock frequency. Conventional digital clocks have a very high Q factor; all the energy at that frequency is concentrated in a very narrow bandwidth, and consequently, higher energy peaks. Regulatory agencies test electronic equipment by the amount of peak energy radiated from the equipment. By reducing the peak energy at the fundamental and harmonic frequencies, the equipment under test is able to satisfy agency requirements for EMI. Conventional methods of reducing EMI use shielding. filtering, multilayer PCBs, etc. CY25561 uses the approach of reducing the peak energy in the clock by increasing the clock bandwidth, and lowering the Q. #### **SSCG** SSCG uses a patented technology of modulating the clock over a very narrow bandwidth and controlled rate of change, both peak and cycle-to-cycle. CY25561 takes a narrow band digital reference clock in the range of 50 to166 MHz and produces a clock that sweeps between a controlled start and stop frequency and precise rate of change. To understand what happens to a clock when SSCG is applied, consider a 65 MHz clock with a 50 percent duty cycle, as shown in the following figure: If this clock is applied to the Xin/CLK pin of CY25561, the output clock at pin 4 (SSCLK) sweeps back and forth between two frequencies. These two frequencies, F1 and F2, are used to calculate total amount of spread or bandwidth applied to the reference clock at pin 1. As the clock is making the transition from F1 to F2, the amount of time and sweep waveform play a very important role in the amount of EMI reduction realized from an SSCG clock. The modulation domain analyzer is used to visualize the sweep waveform and sweep period. Figure 4 on page 6 shows the modulation profile of a 65 MHz SSCG clock. Notice that the actual sweep waveform is not a simple sine or sawtooth waveform. Figure 4 on page 6 also shows a scan of the same SSCG clock using a spectrum analyzer. In this scan, you can see a 6.48 dB reduction in the peak RF energy when using the SSCG clock. #### **Modulation Rate** Spectrum spread clock generators use frequency modulation (FM) to distribute energy over a specific band of frequencies. The maximum frequency of the clock (Fmax) and minimum frequency of the clock (Fmin) determine this band of frequencies. The time required to transition from Fmin to Fmax and back to Fmin is the period of the modulation rate, Tmod. Modulation rates of SSCG clocks are most commonly referred to in terms of frequency or Fmod = 1/Tmod. The input clock frequency, Fin, and the internal divider count, Cdiv, determine the modulation rate. In some SSCG clock generators, the selected range determines the internal divider count. In other SSCG clocks, the internal divider count is fixed over the operating range of the part. CY25561 has a fixed divider count, as shown in Figure 3. Figure 3. SSCG Clock, Part Number, Fin = 65 MHz Device Cdiv CY25561 2332 (All Ranges) Example: Device = CY25561 Fin = 65 MHz Range = S1 = 1, S0 = 0 Then; Modulation Rate = Fmod = 65 MHz/2332 = 27.9 kHz. **Modulation Profile** Spectrum Analyzer ### CY25561 Application Schematic Figure 4. Application Schematic The schematic in Figure 4 above demonstrates how CY25561 is configured in a typical application. This application is using a 90 MHz reference clock connected to pin 1. Because an external reference clock is used, pin 8 (XOUT) is left unconnected. Figure 4 shows that pin 6 has no connection, which programs the logic "M" state, due to the internal resistor divider network of CY25561. Programming a logic "0" state is as simple as connecting to logic ground, as shown on pin 7. With this configuration, CY25561 produces an SSCG clock that is at a center frequency of 90 MHz. Referring to DC Electrical Characteristics on page 7, range "M, 0" at 90 MHz generates a modulation profile that has a 3.1 percent peak-to-peak spread. Document Number: 38-07242 Rev. \*J ## **Absolute Maximum Ratings** Exceeding maximum ratings $^{[1,\ 2]}$ may shorten the useful life of the device. User guidelines are not tested. Supply voltage (V $_{DD})\,$ ......–0.5 V to +6.0 V | DC input voltage | –0.5 V to V <sub>DD</sub> + 0.5 V | |--------------------------------|-----------------------------------| | Junction temperature | –40 °C to +140 °C | | Operating temperature | 0 °C to 70 °C | | Storage temperature | –65 °C to +150 °C | | Static discharge voltage (ESD) | 2,000 V min | ### **DC Electrical Characteristics** $V_{DD}$ = 3.3 V, $T_{A}$ = 25 °C and $C_{L}$ (Pin 4) = 15 pF, unless otherwise noted. | Parameter | Description | Conditions | Min | Тур | Max | Unit | |------------------|----------------------|-------------------------------|------------------------|------------------------|------------------------|------| | $V_{DD}$ | Power supply range | ±10% | 2.97 | 3.3 | 3.63 | V | | V <sub>INH</sub> | Input high voltage | S0 and S1 only. | 0.85 × V <sub>DD</sub> | $V_{DD}$ | $V_{DD}$ | V | | V <sub>INM</sub> | Input middle voltage | S0 and S1 only. | 0.40 × V <sub>DD</sub> | 0.50 × V <sub>DD</sub> | 0.60 × V <sub>DD</sub> | V | | V <sub>INL</sub> | Input low voltage | S0 and S1 only. | 0.0 | 0.0 | 0.15 × V <sub>DD</sub> | V | | V <sub>OH1</sub> | Output high voltage | I <sub>OH</sub> = 6 mA | 2.4 | _ | _ | V | | V <sub>OH2</sub> | Output high voltage | I <sub>OH</sub> = 20 mA | 2.0 | _ | _ | V | | V <sub>OL1</sub> | Output low voltage | I <sub>OH</sub> = 6 mA | _ | _ | 0.4 | V | | $V_{OL2}$ | Output low voltage | I <sub>OH</sub> = 20 mA | _ | _ | 1.2 | V | | C <sub>in1</sub> | Input capacitance | X <sub>IN</sub> / CLK (Pin 1) | 3 | 4 | 5 | pF | | C <sub>in2</sub> | Input capacitance | X <sub>OUT</sub> (Pin 8) | 6 | 8 | 10 | pF | | C <sub>in2</sub> | Input capacitance | S0, S1, SSCC (Pins 7, 6, 5) | 3 | 4 | 5 | pF | | I <sub>DD1</sub> | Power supply current | Fin = 65 MHz, CL = 0 | _ | 23 | 30 | mA | | I <sub>DD2</sub> | Power supply current | Fin = 166 MHz, CL = 0 | _ | 48 | 60 | mA | ### **Thermal Resistance** | Parameter [3] | Description | Test Conditions | 8-pin SOIC | Unit | |---------------|---------------------------------------|-------------------------------------------------------------------------------------------------|------------|------| | - 3/1 | | Test conditions follow standard test methods and procedures for measuring thermal impedance, in | | °C/W | | $\theta_{JC}$ | Thermal resistance (junction to case) | accordance with EIA/JESD51. | 41 | °C/W | #### Notes - Operation at any absolute maximum rating is not implied. Single power supply: The voltage on any input or I/O pin cannot exceed the power pine during power-up. These parameters are guaranteed by design and are not tested. ## **X<sub>IN</sub>/CLK DC Specifications** | Parameter | Description | Conditions | Min | Max | Units | |-------------|---------------------------------------------------|-----------------------|-----|-----|----------------------| | $V_{IH(X)}$ | Input high voltage, | F <u>&lt;</u> 100 MHz | 80 | _ | % of V <sub>DD</sub> | | | X <sub>IN</sub> Clock Input | F <u>&lt;</u> 133 MHz | 86 | _ | % of V <sub>DD</sub> | | | | F <u>&lt;</u> 166 MHz | 92 | _ | % of V <sub>DD</sub> | | $V_{IL(X)}$ | Input low voltage,<br>X <sub>IN</sub> Clock Input | | _ | 15 | % of V <sub>DD</sub> | ## **Electrical Timing Characteristics** $\rm V_{DD}$ = 3.3 V, $\rm T_A$ = 25 5 °C and $\rm C_L$ = 15 pF, unless otherwise noted. | Parameter | Description | Conditions | Min | Тур | Max | Unit | |--------------------|-----------------------------|-----------------------------------|-----|-----|-----|------| | I <sub>CLKFR</sub> | Input clock frequency range | V <sub>DD</sub> = 3.3 V | 50 | _ | 166 | MHz | | t <sub>RISE</sub> | Clock rise time (Pin 4) | SSCLK1 @ 0.4 V-2.4 V | 1.1 | 1.4 | 1.7 | ns | | t <sub>FALL</sub> | Clock fall time (Pin 4) | SSCLK1 @ 0.4 V-2.4 V | 1.1 | 1.4 | 1.7 | ns | | D <sub>TYin</sub> | Input clock duty cycle | X <sub>IN</sub> / CLK (Pin 1) | 30 | 50 | 70 | % | | D <sub>TYout</sub> | Output clock duty cycle | SSCLK1 (Pin 4) | 45 | 50 | 55 | % | | C <sub>CJ1</sub> | Cycle-to-Cycle jitter | 50 MHz-100 MHz, (S1 = M, S0 = M) | - | 150 | 225 | ps | | C <sub>CJ2</sub> | Cycle-to-Cycle jitter | 100 MHz-166 MHz, (S1 = 1, S0 = M) | _ | 200 | 300 | ps | ## **Ordering Information** | Part Number | Package Type | Product Flow | |-------------|-------------------------------------|---------------------------| | CY25561SXC | 8-pin SOIC, Pb-free | Commercial, 0 °C to 70 °C | | CY25561SXCT | 8-pin SOIC – Tape and Reel, Pb-free | Commercial, 0 °C to 70 °C | ### **Ordering Code Definitions** ## **Package Drawing and Dimensions** Figure 5. 8-pin SOIC (150 Mils) S0815/SZ815/SW815 Package Outline, 51-85066 - 1. DIMENSIONS IN INCHES[MM] MIN. - PIN 1 ID IS OPTIONAL, ROUND ON SINGLE LEADFRAME RECTANGULAR ON MATRIX LEADFRAME - 3. REFERENCE JEDEC MS-012 - 4. PACKAGE WEIGHT 0.07gms 51-85066 \*H Document Number: 38-07242 Rev. \*J ## Acronyms | Acronym | Description | |---------|----------------------------------| | EMI | Electromagnetic Interference | | PCB | Printed Circuit Board | | PLL | Phase-Locked Loop | | SOIC | Small Outline Integrated Circuit | | SSC | Spread Spectrum Clock | | SSCC | Spread Spectrum Clock Control | | SSCG | Spread Spectrum Clock Generator | ## **Document Conventions** ### **Units of Measure** | Symbol | Unit of Measure | | | | |--------|-----------------|--|--|--| | °C | degree Celsius | | | | | mA | milliampere | | | | | ns | nanosecond | | | | | % | percent | | | | | pF | picofarad | | | | | V | volt | | | | ## **Document History Page** | Document Title: CY25561, Spread Spectrum Clock Generator<br>Document Number: 38-07242 | | | | | | |---------------------------------------------------------------------------------------|---------|--------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Rev. | ECN No. | Submission<br>Date | Orig. of<br>Change | Description of Change | | | ** | 115369 | 07/05/02 | OXC | New data sheet. | | | *A | 119443 | 10/17/02 | RGL | Updated Absolute Maximum Ratings (Corrected the values to match the device). | | | *B | 122694 | 12/27/02 | RBI | Updated Absolute Maximum Ratings (Added power up requirements). | | | *C | 2567245 | 09/16/08 | PYG/KVM<br>/AESA | Updated Ordering Information (Replaced CY25561SC with CY25561SXC, CY255651SCT with CY25561SXCT). Updated Package Drawing and Dimensions (Package changed from S8 to SZ8). Updated to new template. | | | *D | 3187957 | 03/04/2011 | CXQ | Updated Package Drawing and Dimensions. | | | *E | 3528781 | 02/21/2012 | PURU | Removed Applications. Removed Benefits. Added Ordering Code Definitions under Ordering Information. Updated Package Drawing and Dimensions. Added Acronyms and Units of Measure. Updated to new template. | | | *F | 3944833 | 03/26/2013 | PURU | Updated Pin Definitions (Replaced "GND" with "V <sub>SS</sub> " for Name of Pin 3). | | | *G | 4198708 | 11/21/2013 | CINM | Added XIN/CLK DC Specifications. Updated Package Drawing and Dimensions: spec 51-85066 – Changed revision from *E to *F. Updated to new template. | | | *H | 4586478 | 12/03/2014 | AJU | Updated Functional Description: Added "For a complete list of related documentation, click here." at the end. | | | * | 4708301 | 03/31/2015 | TAVA | Updated Package Drawing and Dimensions: spec 51-85066 – Changed revision from *F to *G. Completing Sunset Review. | | | *J | 5278942 | 05/20/2016 | PSR | Added Thermal Resistance. Updated Package Drawing and Dimensions: spec 51-85066 – Changed revision from *G to *H. Updated to new template. | | ## Sales, Solutions, and Legal Information #### Worldwide Sales and Design Support Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. #### **Products** Wireless/RF ARM® Cortex® Microcontrollers cypress.com/arm Automotive cypress.com/automotive Clocks & Buffers cypress.com/clocks Interface cypress.com/interface Lighting & Power Control cypress.com/powerpsoc Memory cypress.com/memory **PSoC** cypress.com/psoc **Touch Sensing** cypress.com/touch **USB Controllers** cypress.com/usb cypress.com/wireless ### **PSoC®Solutions** PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP #### **Cypress Developer Community** Forums | Projects | Video | Blogs | Training | Components ### **Technical Support** cypress.com/support Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners. Document Number: 38-07242 Rev. \*J Revised May 20, 2016 Page 13 of 13 <sup>©</sup> Cypress Semiconductor Corporation, 2008-2016. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited. TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems, including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products. You shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to say Unintended Uses of Cypress products.