# 4-Mbit (512K × 8) Static RAM #### **Features** ■ Very high speed: 45 ns ☐ Wide voltage range: 2.20 V to 3.60 V ■ Temperature range: ☐ Industrial: —40 °C to +85 °C ☐ Automotive-A: —40 °C to +85 °C ■ Pin compatible with CY62148DV30 ■ Ultra low standby power Typical standby current: 1 μA Maximum standby current: 7 μA (Industrial) ■ Ultra low active power □ Typical active current: 2 mA at f = 1 MHz ■ Easy memory expansion with $\overline{\text{CE}}$ and $\overline{\text{OE}}$ features ■ Automatic power down when deselected ■ Complementary metal oxide semiconductor (CMOS) for optimum speed and power ■ Available in Pb-free 36-ball very fine-pitch ball grid array (VFBGA), 32-pin thin small outline package (TSOP) II, and 32-pin small outline integrated circuit (SOIC) [1] packages ### **Functional Description** The CY62148EV30 is a high performance CMOS static RAM organized as 512K words by 8 bits. This device features advanced circuit design to provide ultra low active current. This is ideal for providing More Battery Life $^{\text{TM}}$ (MoBL $^{\text{IR}}$ ) in portable applications such as cellular telephones. The device also has an automatic power down feature that significantly reduces power consumption. Placing the device into standby mode reduces power consumption by more than 99 percent when deselected ( $\overline{\text{CE}}$ HIGH). The eight input and output pins (I/O $_0$ through I/O $_7$ ) are placed in a high impedance state when the device is deselected ( $\overline{\text{CE}}$ HIGH), the outputs are disabled ( $\overline{\text{OE}}$ HIGH), or during a write operation ( $\overline{\text{CE}}$ LOW and $\overline{\text{WE}}$ LOW). $\overline{\text{Lo w}}$ rite to the device, take Chip Enable $(\overline{\text{CE}})$ and Write Enable $(\overline{\text{WE}})$ inputs LOW. Data on the eight I/O pins (I/O $_0$ through I/O $_7$ ) is then written into the location specified on the address pins (A $_0$ through A $_{18}$ ). To read from the device, take Chip Enable $(\overline{CE})$ and Output Enable $(\overline{OE})$ LOW while forcing Write Enable $(\overline{WE})$ HIGH. Under these conditions, the contents of the memory location specified by the address pins appear on the I/O pins. For a complete list of related 1documentation, click here. ### **Logic Block Diagram** #### Note 1. SOIC package is available only in 55 ns speed bin. ### **Contents** | Pin Configuration | 3 | |--------------------------------|---| | Product Portfolio | 3 | | Maximum Ratings | 4 | | Operating Range | 4 | | Electrical Characteristics | | | Capacitance | 5 | | Thermal Resistance | | | AC Test Loads and Waveforms | | | Data Retention Characteristics | | | Data Retention Waveform | | | Switching Characteristics | | | Switching Waveforms | | | Truth Table | | | | | | Ordering Information | 11 | |-----------------------------------------|----| | Ordering Code Definitions | | | Package Diagrams | 12 | | Acronyms | 15 | | Document Conventions | 15 | | Units of Measure | 15 | | Document History Page | 16 | | Sales, Solutions, and Legal Information | 19 | | Worldwide Sales and Design Support | 19 | | Products | 19 | | PSoC®Solutions | 19 | | Cypress Developer Community | 19 | | Technical Support | | # **Pin Configuration** VFBGA, SOIC and TSOP II pinouts are as follows. [2, 3] ### 36-ball VFBGA pinout **Top View** ### 32-pin SOIC/TSOP II pinout **Top View** ### **Product Portfolio** | | | | | | Power Dissipation | | | | | | | | | |---------------|---------|------------------------------|--------------------------------------------|-----|---------------------------|-----------|------------|----------------------|--------------------|-----------------------|--------------------|--------|--------------------| | Product | | Range | V <sub>CC</sub> Range (V) Min Typ [4] Max | | V <sub>CC</sub> Range (V) | | Speed (ns) | 0 | perating | J I <sub>CC</sub> (mA | ۱) | Standb | y I <sub>SB2</sub> | | | | Range | | | ( - / | f = 1 MHz | | f = f <sub>max</sub> | | (μΑ) | | | | | | | | | | Max | | Typ [4] | Max | Typ <sup>[4]</sup> | Max | Typ <sup>[4]</sup> | Max | | | CY62148EV30LL | VFBGA | Industrial | 2.2 | 3.0 | 3.6 | 45 | 2 | 2.5 | 15 | 20 | 1 | 7 | | | | TSOP II | Industrial /<br>Automotive-A | | | | | | | | | | | | | | SOIC | Industrial | 2.2 | 3.0 | 3.6 | 55 | 2 | 2.5 | 15 | 20 | 1 | 7 | | #### Notes - SOIC package is available only in 55 ns speed bin. NC pins are not connected on the die. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ)</sub>, T<sub>A</sub> = 25 °C. ### **Maximum Ratings** Exceeding maximum ratings may impair the useful life of the device. These user guidelines are not tested. Storage temperature ......-65 °C to +150 °C Ambient temperature with power applied ...... 55 °C to +125 °C Supply voltage to ground potential .....-0.3 V to V<sub>CC(max)</sub> + 0.3 V DC voltage applied to outputs in High Z State $^{[5,\;6]}$ .....–0.3 V to V $_{CC(max)}$ + 0.3 V | DC input voltage [5, 6] | $-0.3 \text{ V to V}_{CC(max)} + 0.3 \text{ V}$ | |-----------------------------------------------------|-------------------------------------------------| | Output current into outputs (LOW) | 20 mA | | Static discharge voltage (MIL-STD-883, Method 3015) | > 2001 V | | Latch up current | > 200 mA | ### **Operating Range** | Product | Range | Ambient<br>Temperature | <b>V</b> cc <sup>[7]</sup> | |-------------|------------------------------|------------------------|----------------------------| | CY62148EV30 | Industrial /<br>Automotive-A | –40 °C to +85 °C | 2.2 V to 3.6 V | ### **Electrical Characteristics** Over the Operating Range | Parameter | Description | Test Co | Test Conditions | | | ıstrial /<br>tive-A) | <b>-55</b> <sup>[8]</sup> | | | Unit | |----------------------------------|-----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|------|----------------|----------------------|---------------------------|----------------|-----------------------|------| | | | | | Min | <b>Typ</b> [9] | Max | Min | <b>Typ</b> [9] | Max | | | V <sub>OH</sub> | Output high voltage | I <sub>OH</sub> = -0.1 mA | | 2.0 | _ | _ | 2.0 | _ | _ | V | | | | $I_{OH}$ = -1.0 mA, $V_{CC}$ | ; <u>≥</u> 2.70 V | 2.4 | _ | _ | 2.4 | _ | _ | V | | $V_{OL}$ | Output low voltage | I <sub>OL</sub> = 0.1 mA | | _ | _ | 0.4 | _ | - | 0.2 | V | | | | $I_{OL}$ = 2.1 mA, $V_{CC} \ge$ | <u>2</u> .70 V | _ | _ | 0.4 | _ | - | 0.4 | V | | V <sub>IH</sub> | Input high voltage | $V_{CC} = 2.2 \text{ V to } 2.7 \text{ V}$ | / | 1.8 | _ | $V_{CC} + 0.3$ | 1.8 | _ | V <sub>CC</sub> + 0.3 | V | | | | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | / | 2.2 | _ | $V_{CC} + 0.3$ | 2.2 | _ | $V_{CC} + 0.3$ | V | | V <sub>IL</sub> | Input low voltage | $V_{CC}$ = 2.2 V to 2.7 V | For VFBGA and TSOP II packages | -0.3 | - | 0.6 | - | _ | _ | V | | | | | For SOIC package | _ | _ | _ | -0.3 | _ | 0.4 <sup>[10]</sup> | V | | | | V <sub>CC</sub> = 2.7 V to 3.6 V | For VFBGA and TSOP II packages | -0.3 | - | 0.8 | - | _ | _ | V | | | | | For SOIC package | _ | _ | _ | -0.3 | - | 0.6 <sup>[10]</sup> | | | I <sub>IX</sub> | Input leakage current | $GND \leq V_I \leq V_C$ | | -1 | - | +1 | <b>–</b> 1 | _ | +1 | μА | | I <sub>OZ</sub> | Output leakage current | $GND \leq V_{O} \leq V_{CC}, C$ | Output disabled | -1 | _ | +1 | -1 | _ | +1 | μА | | I <sub>CC</sub> | V <sub>CC</sub> operating | $f = f_{max} = 1/t_{RC}$ | $V_{CC} = V_{CC(max)}$ ,<br>$I_{OUT} = 0 \text{ mA, CMOS}$ | _ | 15 | 20 | _ | 15 | 20 | mA | | | supply current | f = 1 MHz | I <sub>OUT</sub> = 0 mA, CMOS<br>levels | _ | 2 | 2.5 | _ | 2 | 2.5 | | | I <sub>SB1</sub> <sup>[11]</sup> | Automatic CE power<br>down current –<br>CMOS inputs | $\overline{CE} \ge V_{CC} - 0.2 \text{ V},$ $V_{IN} \ge V_{CC} - 0.2 \text{ V},$ $f = f_{max}$ (Address and Data Only), $f = 0$ ( $\overline{OE}$ and $\overline{WE}$ ), $V_{CC} = 3.60 \text{ V}$ | | _ | 1 | 7 | _ | 1 | 7 | μА | | I <sub>SB2</sub> <sup>[11]</sup> | Automatic CE power<br>down current –<br>CMOS inputs | <b></b> | | _ | 1 | 7 | - | 1 | 7 | μΑ | #### Notes - Notes 5. V<sub>IL.(min)</sub> = -2.0 V for pulse durations less than 20 ns. 6. V<sub>IH.(max)</sub> = V<sub>CC</sub> + 0.75 V for pulse durations less than 20 ns. 7. Full device AC operation assumes a minimum of 100 μs ramp time from 0 to V<sub>CC(min)</sub> and 200 μs wait time after V<sub>CC</sub> stabilization. 8. SOIC package is available only in 55 ns speed bin. 9. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ)</sub>, T<sub>A</sub> = 25 °C. 10. Under DC conditions the device meets a V<sub>IL</sub> of 0.8V (for V<sub>CC</sub> range of 2.7 V to 3.6 V) and 0.6 V (for V<sub>CC</sub> range of 2.2 V to 2.7 V). However, in dynamic conditions Input LOW voltage applied to the device must not be higher than 0.6V and 0.4V for the above ranges. This is applicable to SOIC package only. 11. Chip Enable (CE) must be HIGH at CMOS level to meet the I<sub>SB1</sub> / I<sub>SB2</sub> / I<sub>CCDR</sub> spec. Other inputs can be left floating. # Capacitance | Parameter [12] | Description | Test Conditions | Max | Unit | |------------------|--------------------|---------------------------------------------------------------------|-----|------| | C <sub>IN</sub> | Input capacitance | $T_A = 25 ^{\circ}\text{C}, f = 1 \text{MHz}, V_{CC} = V_{CC(typ)}$ | 10 | pF | | C <sub>OUT</sub> | Output capacitance | | 10 | pF | ### **Thermal Resistance** | Parameter [12] | Description | Test Conditions | 36-ball VFBGA<br>Package | 32-pin TSOP II<br>Package | 32-pin SOIC<br>Package | Unit | |----------------|---------------------------------------|-------------------------------------------------------------------|--------------------------|---------------------------|------------------------|------| | - 3/1 | (junction to ambient) | Still air, soldered on a 3 × 4.5 inch, four-layer printed circuit | | 59.10 | 51.57 | °C/W | | - 30 | Thermal resistance (junction to case) | board | 23.17 | 12.19 | 25.01 | °C/W | ### **AC Test Loads and Waveforms** Figure 1. AC Test Loads and Waveforms | Parameters | 2.50 V | 3.0 V | Unit | |-----------------|--------|-------|------| | R <sub>1</sub> | 16667 | 1103 | Ω | | R <sub>2</sub> | 15385 | 1554 | Ω | | R <sub>TH</sub> | 8000 | 645 | Ω | | V <sub>TH</sub> | 1.20 | 1.75 | V | #### Note <sup>12.</sup> Tested initially and after any design or process changes that may affect these parameters. ### **Data Retention Characteristics** Over the Operating Range | Parameter | Description | Conditions | | Min | Typ <sup>[13]</sup> | Max | Unit | |----------------------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------|------------------|-----|---------------------|-----|------| | $V_{DR}$ | V <sub>CC</sub> for data retention | | | 1.5 | _ | - | V | | I <sub>CCDR</sub> [14] | | $V_{CC}$ = 1.5 V, Industrial / Automotive-A $V_{IN} \ge V_{CC} - 0.2 \text{ V}$ , $V_{IN} \le 0.2 \text{ V}$ | | - | 0.8 | 7 | μА | | t <sub>CDR</sub> <sup>[15]</sup> | Chip deselect to data retention time | | | 0 | _ | _ | ns | | t <sub>R</sub> <sup>[16]</sup> | Operation recovery time | | CY62148EV30LL-45 | 45 | - | _ | ns | | | | | CY62148EV30LL-55 | 55 | - | _ | ns | ### **Data Retention Waveform** Figure 2. Data Retention Waveform <sup>13.</sup> Typical values <u>are</u> included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ)</sub>, T<sub>A</sub> = 25 °C. 14. Chip Enable (CE) must be HIGH at CMOS level to meet the I<sub>SB1</sub> / I<sub>SB2</sub> / I<sub>CCDR</sub> spec. Other inputs can be left floating. 15. Tested initially and after any design or process changes that may affect these parameters. 16. Full device AC operation requires linear V<sub>CC</sub> ramp from V<sub>DR</sub> to V<sub>CC(min)</sub> ≥ 100 μs or stable at V<sub>CC(min)</sub> ≥ 100 μs. ### **Switching Characteristics** Over the Operating Range | Parameter [17, 18] | Description | -45 (Ind<br>Autom | -45 (Industrial /<br>Automotive-A) | | | Unit | |---------------------|-------------------------------|-------------------|------------------------------------|-----|-----|------| | | · | Min | Max | Min | Max | | | Read Cycle | | · | | | | | | t <sub>RC</sub> | Read cycle time | 45 | _ | 55 | _ | ns | | t <sub>AA</sub> | Address to data valid | _ | 45 | _ | 55 | ns | | t <sub>OHA</sub> | Data hold from address change | 10 | - | 10 | - | ns | | t <sub>ACE</sub> | CE LOW to data valid | _ | 45 | _ | 55 | ns | | t <sub>DOE</sub> | OE LOW to data valid | _ | 22 | _ | 25 | ns | | t <sub>LZOE</sub> | OE LOW to Low Z [20] | 5 | - | 5 | _ | ns | | t <sub>HZOE</sub> | OE HIGH to High Z [20, 21] | _ | 18 | _ | 20 | ns | | t <sub>LZCE</sub> | CE LOW to Low Z [20] | 10 | _ | 10 | _ | ns | | t <sub>HZCE</sub> | CE HIGH to High Z [20, 21] | _ | 18 | _ | 20 | ns | | t <sub>PU</sub> | CE LOW to power up | 0 | _ | 0 | _ | ns | | t <sub>PD</sub> | CE HIGH to power down | _ | 45 | _ | 55 | ns | | Write Cycle [22, 23 | 3] | | | | | • | | t <sub>WC</sub> | Write cycle time | 45 | _ | 55 | _ | ns | | t <sub>SCE</sub> | CE LOW to write end | 35 | _ | 40 | _ | ns | | t <sub>AW</sub> | Address setup to write end | 35 | _ | 40 | _ | ns | | t <sub>HA</sub> | Address hold from write end | 0 | _ | 0 | _ | ns | | t <sub>SA</sub> | Address setup to write start | 0 | _ | 0 | _ | ns | | t <sub>PWE</sub> | WE pulse width | 35 | _ | 40 | _ | ns | | t <sub>SD</sub> | Data setup to write end | 25 | _ | 25 | _ | ns | | t <sub>HD</sub> | Data hold from write end | 0 | _ | 0 | _ | ns | | t <sub>HZWE</sub> | WE LOW to High Z [20, 21] | _ | 18 | _ | 20 | ns | | t <sub>LZWE</sub> | WE HIGH to Low Z [20] | 10 | _ | 10 | _ | ns | <sup>17.</sup> In an earlier revision of this device, under a specific application condition, READ and WRITE operations were limited to switching of the chip enable signal as described in the Application Note AN66311. However, the issue has been fixed and in production now, and hence, this Application Note is no longer applicable. It is available for download on our website as it contains information on the date code of the parts, beyond which the fix has been in production. 18. Test Conditions for all parameters other than tri-state parameters assume signal transition time of 3 ns or less (1 V/ns), timing reference levels of V<sub>CC(typ)</sub>/2, input pulse levels of 0 to V<sub>CC(typ)</sub>, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> as shown in the Figure 1 on page 5. 19. SOIC package is available only in 55 ns speed bin. <sup>20.</sup> At any given temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZOE</sub> is less than t<sub>LZOE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZWE</sub> for any given device. 21. t<sub>HZCE</sub>, t<sub>HZCE</sub>, and t<sub>HZWE</sub> transitions are measured when the outp<u>ut enter</u> a high impedance state. 22. The internal write time of the memory is defined by the overlap of WE, CE = V<sub>IL</sub>. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input setup and hold timing must be referenced to the edge of the signal that terminates the write. <sup>23.</sup> The minimum write cycle pulse width for Write Cycle No. 3 (WE Controlled, OE LOW) should be equal to the sum of tsD and tHZWE. ### **Switching Waveforms** #### Notes - 24. <u>Device</u> is continuously selected. $\overline{OE}$ , $\overline{CE} = V_{IL}$ . - 25. WE is HIGH for read cycles. - 26. Address valid before or similar to $\overline{CE}$ transition LOW. 27. Data I/O is high impedance if $\overline{OE} = V_{|H:}$ 28. If $\overline{CE}$ goes HIGH simultaneously with WE HIGH, the output remains in high impedance state. - 29. During this period, the I/Os are in output state. Do not apply input signals. ## Switching Waveforms (continued) Figure 6. Write Cycle No. 2 (CE Controlled) [30, 31] Figure 7. Write Cycle No. 3 (WE Controlled, OE LOW) [31, 32] <sup>30. &</sup>lt;u>Data I/O</u> is high impedance if <del>OE</del> = V<sub>IH</sub>. 31. If <del>CE</del> goes HIGH simultaneously with WE HIGH, the output remains in high impedance state. <sup>32.</sup> The minimum write cycle pulse width should be equal to the sum of tso and thzwe. 33. During this period, the I/Os are in output state. Do not apply input signals. ## **Truth Table** | <b>CE</b> [34] | WE | OE | Inputs/Outputs | Mode | Power | |----------------|----|----|----------------|---------------------|----------------------------| | Н | Х | Х | High Z | Deselect/Power down | Standby (I <sub>SB</sub> ) | | L | Н | L | Data out | Read | Active (I <sub>CC</sub> ) | | L | Н | Н | High Z | Output disabled | Active (I <sub>CC</sub> ) | | L | L | Х | Data in | Write | Active (I <sub>CC</sub> ) | Note 34. Chip enable must be at CMOS levels (not floating). Intermediate voltage levels on this pin is not permitted. ## **Ordering Information** | Speed (ns) | Ordering Code | Package<br>Diagram | Package Type | Operating<br>Range | |------------|-----------------------|--------------------|--------------------------|--------------------| | 45 | CY62148EV30LL-45BVI | 51-85149 | 36-ball VFBGA | Industrial | | | CY62148EV30LL-45BVXI | 51-85149 | 36-ball VFBGA (Pb-free) | | | | CY62148EV30LL-45BVXIT | 51-85149 | 36-ball VFBGA (Pb-free) | | | | CY62148EV30LL-45ZSXI | 51-85095 | 32-pin TSOP II (Pb-free) | | | | CY62148EV30LL-45ZSXA | 51-85095 | 32-pin TSOP II (Pb-free) | Automotive-A | | 55 | CY62148EV30LL-55SXI | 51-85081 | 32-pin SOIC (Pb-free) | Industrial | Contact your local Cypress sales representative for availability of these parts. ### **Ordering Code Definitions** ### **Package Diagrams** Figure 8. 36-ball VFBGA (6 × 8 × 1.0 mm) VCF036/BV36/BZ36/BZ36A Package Outline, 51-85149 | SYMBOL | DIMENSIONS | | | | | |--------|--------------|----------|------|--|--| | SYMBOL | MIN. | NOM. | MAX. | | | | Α | - | - | 1.00 | | | | A1 | 0.16 | - | - | | | | D | 8.00 BSC | | | | | | Е | | 6.00 BSC | | | | | D1 | | 5.25 BSC | | | | | E1 | E1 3.75 BSC | | | | | | MD | 8 | | | | | | ME | 6 | | | | | | N | | 36 | | | | | Øb | 0.25 | 0.30 | 0.35 | | | | eD | eD 0.75 BSC | | | | | | еE | 0.75 BSC | | | | | | SD | 0.375 BSC | | | | | | SE | SE 0.375 BSC | | | | | #### NOTES: - 1. ALL DIMENSIONS ARE IN MILLIMETERS. - 2. SOLDER BALL POSITION DESIGNATION PER JEP95, SECTION 3, SPP-020. - 3. "e" REPRESENTS THE SOLDER BALL GRID PITCH. - 4. SYMBOL "MD" IS THE BALL MATRIX SIZE IN THE "D" DIRECTION. SYMBOL "ME" IS THE BALL MATRIX SIZE IN THE "E" DIRECTION. N IS THE NUMBER OF POPULATED SOLDER BALL POSITIONS FOR MATRIX SIZE MD X ME. - ⚠ DIMENSION "b" IS MEASURED AT THE MAXIMUM BALL DIAMETER IN A PLANE PARALLEL TO DATUM C. - © "SD" AND "SE" ARE MEASURED WITH RESPECT TO DATUMS A AND B AND DEFINE THE POSITION OF THE CENTER SOLDER BALL IN THE OUTER ROW WHEN THERE IS AN ODD NUMBER OF SOLDER BALLS IN THE OUTER ROW "SD" OR "SE" = 0. WHEN THERE IS AN EVEN NUMBER OF SOLDER BALLS IN THE OUTER ROW "SD" = eD/2 AND "SE" = eE/2. - A1 CORNER TO BE IDENTIFIED BY CHAMFER, LASER OR INK MARK METALIZED MARK, INDENTATION OR OTHER MEANS. - 8. "+" INDICATES THE THEORETICAL CENTER OF DEPOPULATED SOLDER BALLS. 51-85149 \*G # Package Diagrams (continued) Figure 9. 32-pin TSOP II (20.95 × 11.76 × 1.0 mm) ZS32 Package Outline, 51-85095 51-85095 \*D ## Package Diagrams (continued) Figure 10. 32-pin SOIC (450 Mils) S32.45/SZ32.45 Package Outline, 51-85081 51-85081 \*E # **Acronyms** | Acronym | Description | | | | |---------|-----------------------------------------|--|--|--| | BHE | Byte High Enable | | | | | BLE | Byte Low Enable | | | | | CMOS | Complementary Metal Oxide Semiconductor | | | | | CE | Chip Enable | | | | | I/O | Input/Output | | | | | ŌĒ | Output Enable | | | | | SRAM | Static Random Access Memory | | | | | TSOP | Thin Small Outline Package | | | | | VFBGA | Very Fine-Pitch Ball Grid Array | | | | | WE | Write Enable | | | | ## **Document Conventions** ### **Units of Measure** | Symbol | Unit of Measure | | | | |--------|-----------------|--|--|--| | °C | degree Celsius | | | | | μA | microampere | | | | | mA | milliampere | | | | | ns | nanosecond | | | | | pF | picofarad | | | | | V | volt | | | | | W | watt | | | | # **Document History Page** | ocument Title: CY62148EV30 MoBL <sup>®</sup> , 4-Mbit (512K × 8) Static RAM<br>ocument Number: 38-05576 | | | | | |---------------------------------------------------------------------------------------------------------|--------|--------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Region | ECN | Submission<br>Date | Orig. of<br>Change | Description of Change | | ** | 223225 | See ECN | AJU | New data sheet. | | *A | 247373 | See ECN | SYT | Changed status from Advance Information to Preliminary. Updated Operating Range (Updated Note 7 (Changed $V_{CC}$ stabilization time from 100 $\mu s$ to 200 $\mu s$ )). Updated Data Retention Characteristics (Changed maximum value of $I_{CCDR}$ parameter from 2.0 $\mu A$ to 2.5 $\mu A$ , changed minimum value of $t_R$ parameter from 100 $\mu s$ to $t_{RC}$ ns). Updated Switching Characteristics (Changed minimum value of $t_{OHA}$ parameter from 6 ns to 10 ns for both 35 ns and 45 ns speed bin, changed maximum value of $t_{DOE}$ parameter from 15 ns to 18 ns for 35 ns speed bin, changed maximum value of $t_{HZOE}$ , $t_{HZWE}$ parameters from 12 ns to 15 ns for 35 ns speed bin and 15 ns to 18 ns for 45 ns speed bin, changed minimum value of $t_{SCE}$ from 25 ns to 30 ns for 35 ns speed bin and 40 ns to 35 ns for 45 ns speed bin, changed maximum value of $t_{HZCE}$ parameter from 12 ns to 18 ns for 35 ns speed bin and 15 ns to 22 ns for 45 ns speed bin, changed minimum value of $t_{SD}$ parameter from 15 ns to 18 ns for 35 ns speed bin and 20 ns to 22 ns for 45 ns speed bin). Updated Ordering Information (Changed to include Pb-free Packages). | | *B | 414807 | See ECN | ZSD | Changed status from Preliminary to Final. Changed the address of Cypress Semiconductor Corporation on page #1 from "3901 North First Street" to "198 Champion Court". Updated Features (Removed 35 ns speed bin). Updated Pin Configuration (Changed ball C3 from DNU to NC, removed the Note "DNU pins have to be left floating or tied to $V_{SS}$ to ensure proper application." and its reference, added 32-pin SOIC pinout). Updated Electrical Characteristics (Removed "L" version of CY62148EV30, changed maximum value of $I_{CC}$ parameter from 2 mA to 2.5 mA and typical value of $I_{CC}$ parameter from 1.5 mA to 2 mA at f = 1 MHz, changed typical value of $I_{CC}$ parameter from 12 mA to 15 mA at f = $f_{max}$ , changed typical value of $I_{SB1}$ and $I_{SB2}$ parameters from 0.7 $\mu$ A to 1 $\mu$ A and maximum value of $I_{SB1}$ and $I_{SB2}$ parameters from 2.5 $\mu$ A to 7 $\mu$ A). Updated AC Test Loads and Waveforms (Changed the AC test load capacitance value from 50 pF to 30 pF). Updated Data Retention Characteristics (Changed maximum value of $I_{CCDR}$ parameter from 2.5 $\mu$ A to 7 $\mu$ A, added typical value of $I_{CCDR}$ parameter from 3 ns to 5 ns, changed minimum value of $I_{LZCE}$ parameter from 22 ns to 18 ns, changed minimum value of typical value of $I_{HZCE}$ parameter from 22 ns to 18 ns, changed minimum value of typical typ | | *C | 464503 | See ECN | NXR | Updated Product Portfolio (Included Automotive Range). Updated Operating Range (Included Automotive Range). Updated Electrical Characteristics (Included Automotive Range). Updated Data Retention Characteristics (Included Automotive Range). Updated Switching Characteristics (Included Automotive Range). Updated Ordering Information (Updated part numbers (Included Automotive parts and their related information)). | # **Document History Page** (continued) | Occument Number: 38-05576 | | | | | |---------------------------|---------|--------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Region | ECN | Submission<br>Date | Orig. of<br>Change | Description of Change | | *D | 833080 | See ECN | VKN | Updated Electrical Characteristics (Added $V_{IL}$ parameter for SOIC package added Note 10 and referred the same note in the maximum value of $V_{I}$ parameter for SOIC package). | | *E | 890962 | See ECN | VKN | Updated Features (Added Note 1 and referred the same note in 32-pin SOI0 package). Updated Product Portfolio (Removed Automotive Range). Updated Operating Range (Removed Automotive Range). Updated Electrical Characteristics (Removed Automotive Range, added Not 11 and referred the same note in I <sub>SB2</sub> parameter). Updated Data Retention Characteristics (Removed Automotive Range). Updated Switching Characteristics (Removed Automotive Range). Updated Switching Characteristics (Added values for all parameters for 55 n Industrial range). Updated Ordering Information (Updated part numbers). | | *F | 987940 | See ECN | VKN | Updated Electrical Characteristics (Changed maximum value of $V_{OI}$ parameter from 0.4 V to 0.2 V for Industrial Range at $I_{OL}$ = 0.1 mA, changed maximum value of $V_{IL}$ parameter from 0.6 V to 0.4 V for Industrial Range, SOIC package at $V_{CC}$ = 2.2 V to 2.7 V, updated Note 10, updated Note 11 (made the note applicable for both $I_{SB2}$ and $I_{CCDR}$ parameters). | | *G | 2548575 | 08/05/08 | NXR | Updated Features (Included Automotive-A Range). Updated Product Portfolio (Included Automotive-A Range). Updated Operating Range (Included Automotive-A Range). Updated Electrical Characteristics (Included Automotive-A Range). Updated Data Retention Characteristics (Included Automotive-A Range). Updated Switching Characteristics (Included Automotive-A Range). Updated Ordering Information (Updated part numbers (Included Automotive-A parts and their related information)). | | *H | 2769239 | 09/25/09 | VKN /<br>AESA | Updated Ordering Information (Updated part numbers). | | * | 2944332 | 06/04/2010 | VKN | Updated Truth Table (Added Note 34 and referred the same note in CE column). Updated Package Diagrams. | | *J | 3007403 | 08/13/2010 | AJU | Added Ordering Code Definitions. Updated in new template. | | *K | 3110202 | 12/14/2010 | PRAS | Updated Logic Block Diagram. Updated Ordering Code Definitions. | | *L | 3302901 | 07/06/2011 | RAME | Updated Functional Description (Removed the reference of AN1064). Updated Ordering Code Definitions. Updated Package Diagrams (51-85095). Updated all the notes. Updated in new template. | | *M | 3363097 | 09/07/2011 | AJU | Updated Data Retention Characteristics (Corrected Note cross-reference fo I <sub>CCDR</sub> parameter (Added Note 14 and referred the same note in I <sub>CCDR</sub> parameter)). Updated Package Diagrams (Updated 36-ball VFBGA and 32-pin SOIC package specs). | | *N | 3546715 | 03/09/2012 | TAVA | Updated Electrical Characteristics (Updated Note 10 (Removed the line "Refe to AN13470 for details".)). | | *0 | 3733339 | 09/04/2012 | JISH | Minor text edits. Completing Sunset Review. | # **Document History Page** (continued) | ocument Title: CY62148EV30 MoBL <sup>®</sup> , 4-Mbit (512K × 8) Static RAM<br>ocument Number: 38-05576 | | | | | |---------------------------------------------------------------------------------------------------------|---------|--------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Region | ECN | Submission<br>Date | Orig. of<br>Change | Description of Change | | *P | 4102967 | 08/23/2013 | VINI | Updated Switching Characteristics: Added Note 17 and referred the same note in "Parameter" column. Updated Package Diagrams: spec 51-85081 – Changed revision from *D to *E. Updated to new template. Completing Sunset Review. | | *Q | 4307881 | 04/09/2014 | NILE | Updated Switching Characteristics: <u>Updated description of tpD parameter (Replaced "CE HIGH to power up" with "CE HIGH to power down").</u> | | *R | 4576526 | 11/21/2014 | NILE | Updated Functional Description: Added "For a complete list of related 1documentation, click here." at the end Updated Switching Characteristics: Added Note 23 and referred the same note in "Write Cycle". Updated Switching Waveforms: Added Note 32 and referred the same note in Figure 7. | | *S | 4802206 | 06/18/2015 | NILE | Updated Package Diagrams: spec 51-85149 – Changed revision from *E to *F. spec 51-85095 – Changed revision from *B to *D. Updated to new template. | | *T | 5234869 | 04/22/2016 | NILE | Updated Ordering Information: Updated part numbers. Updated Ordering Code Definitions (Added Tape and Reel option). Updated Package Diagrams: spec 51-85149 – Changed revision from *F to *G. Updated to new template. | | *U | 5480386 | 10/18/2016 | VINI | Updated Thermal Resistance: Replaced "two-layer" with "four-layer" in "Test Conditions" column. Updated values of $\Theta_{JA}$ parameter and $\Theta_{JC}$ parameter corresponding to al packages. Updated to new template. Completing Sunset Review. | ### Sales, Solutions, and Legal Information ### **Worldwide Sales and Design Support** Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. #### **Products** ARM® Cortex® Microcontrollers cypress.com/arm Automotive cypress.com/automotive Clocks & Buffers cypress.com/clocks Interface cypress.com/interface Internet of Things cypress.com/iot Lighting & Power Control cypress.com/powerpsoc Memory cypress.com/memory **PSoC** cypress.com/psoc Touch Sensing cypress.com/touch **USB Controllers** cypress.com/usb Wireless/RF cypress.com/wireless ### PSoC<sup>®</sup>Solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP ### **Cypress Developer Community** Forums | Projects | Video | Blogs | Training | Components ### **Technical Support** cypress.com/support © Cypress Semiconductor Corporation, 2004-2016. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products. You shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress products. Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners. Document Number: 38-05576 Rev. \*U