

# PIC12(L)F1612/16(L)F1613

# PIC12(L)F1612/16(L)F1613 Family Silicon Errata and Data Sheet Clarification

The PIC12(L)F1612/16(L)F1613 family devices that you have received conform functionally to the current Device Data Sheet (DS4001737**C**), except for the anomalies described in this document.

The silicon issues discussed in the following pages are for silicon revisions with the Device and Revision IDs listed in Table 1. The silicon issues are summarized in Table 2.

The errata described in this document will be addressed in future revisions of the PIC12(L)F1612/16(L)F1613 silicon.

Note: This document summarizes all silicon errata issues from all revisions of silicon, previous as well as current. Only the issues indicated in the last column of Table 2 apply to the current silicon revision (A1).

Data Sheet clarifications and corrections start on page 7, following the discussion of silicon issues.

The silicon revision level can be identified using the current version of MPLAB<sup>®</sup> IDE and Microchip's programmers, debuggers, and emulation tools, which are available at the Microchip corporate web site (www.microchip.com).

For example, to identify the silicon revision level using MPLAB IDE in conjunction with a hardware debugger:

- 1. Using the appropriate interface, connect the device to the hardware debugger.
- 2. Open an MPLAB IDE project.
- 3. Configure the MPLAB IDE project for the appropriate device and hardware debugger.
- 4. Based on the version of MPLAB IDE you are using, do one of the following:
  - a) For MPLAB IDE 8, select <u>Programmer ></u> <u>Reconnect</u>.
  - b) For MPLAB X IDE, select <u>Window ></u> <u>Dashboard</u> and click the Refresh Debug Tool Status icon ( ).
- 5. Depending on the development tool used, the part number *and* Device Revision ID value appear in the **Output** window.

The DEVREV values for the various PIC12(L)F1612/ 16(L)F1613 silicon revisions are shown in Table 1.

| Part Number | DEVICE ID<13:0> <sup>(1),(2)</sup> |                                  |    |  |  |  |
|-------------|------------------------------------|----------------------------------|----|--|--|--|
|             |                                    | Revision ID for Silicon Revision |    |  |  |  |
|             | DEV<0.0>                           | A0                               | A1 |  |  |  |
| PIC16F1613  | 304Ch                              | 0h                               | 1h |  |  |  |
| PIC16LF1613 | 304Dh                              | 0h                               | 1h |  |  |  |
| PIC12F1612  | 3058h                              | 0h                               | 1h |  |  |  |
| PIC12LF1612 | 3059h                              | 0h                               | 1h |  |  |  |

# TABLE 1:SILICON DEVREV VALUES

Note 1: The Device ID is located in the configuration memory at address 8006h.

2: Refer to the "PIC12(L)F1612/16(L)F1613 Memory Programming Specification" (DS41720) for detailed information on Device and Revision IDs for your specific device.

Note: If you are unable to extract the silicon revision level, please contact your local Microchip sales office for assistance.

# PIC12(L)F1612/16(L)F1613

# TABLE 2: SILICON ISSUE SUMMARY

| Modulo | Footuro                       | ltem   |                                                                                                                                                             | Affected Revisions <sup>(1)</sup> |    |  |
|--------|-------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|----|--|
| wodule | reature                       | Number | issue Summary                                                                                                                                               | A0                                | A1 |  |
| TMR2   | Interrupt                     | 1.1    | The TMR2, TMR4 and TMR6 modules may<br>exhibit undesirable interrupt behavior when an<br>ERS signal is used to Start/Stop the timer or in<br>One-Shot mode. | Х                                 |    |  |
| TMR2   | One-Shot mode                 | 1.2    | Interrupt trigger can sometimes be lost in One-<br>Shot modes.                                                                                              | Х                                 |    |  |
| TMR2   | Hardware Gate modes           | 1.3    | Timer can continue to run after gated stop under certain circumstances if CKSYNC is not set.                                                                | Х                                 |    |  |
| TMR2   | One-Shot mode                 | 1.4    | Certain clock configurations can cause missed interrupt triggers in One-Shot modes.                                                                         |                                   | Х  |  |
| CCP    | PWM mode                      | 2.1    | The PWM mode will not be triggered as documented.                                                                                                           | Х                                 |    |  |
| CCP    | PWM mode                      | 2.2    | With certain TMR2 settings, the PWM output will exhibit extra pulses.                                                                                       |                                   | Х  |  |
| CCP    | Compare mode                  | 2.3    | Compare Toggle mode yields unexpected results.                                                                                                              | Х                                 | Х  |  |
| ADC    | Auto-trigger                  | 3.1    | The TMR2, TMR4 and TMR6 trigger inputs will not function as documented.                                                                                     | Х                                 |    |  |
| ADC    | Positive Voltage<br>Reference | 3.2    | Using the FVR as the ADC positive voltage reference can cause missing codes.                                                                                | Х                                 | Х  |  |
| CRC    | Flash Memory<br>Scan Trigger  | 4.1    | The TMR2, TMR4 and TMR6 trigger inputs will not function as documented.                                                                                     | Х                                 |    |  |
| SMT    | Register Reset<br>Values      | 5.1    | SMT SFRs will only reset upon BOR and POR, not any other Reset sources.                                                                                     | Х                                 | Х  |  |
| FVR    | ADC Conversion                | 6.1    | First conversion of FVR signal may contain errors.                                                                                                          | Х                                 | Х  |  |

**Note 1:** Only those issues indicated in the last column apply to the current silicon revision.

# Silicon Errata Issues

Note: This document summarizes all silicon errata issues from all revisions of silicon, previous as well as current. Only the issues indicated by the shaded column in the following tables apply to the current silicon revision (A1).

# 1. Module: TMR2

#### 1.1 Interrupt

If the TMR2, TMR4, or TMR6 module is disabled or reset through an ERS signal or through One-Shot mode at the same time that it overflows, the interrupt will continue to set itself, even after being cleared.

#### Work around

The timer needs to be able to increment past the match case within the Interrupt Service Routine to clear the interrupt flag. Placing the following code in the ISR for the timer will alleviate the issue (see Example 1).

| banksel | TMR2                                                                |
|---------|---------------------------------------------------------------------|
| BCF     | T2CON, T2ON; disable TMR to allow TMR2HLT settings changes          |
| MOVFW   | T2HLT; save off value of TMR2HLT                                    |
| CLRF    | T2HLT; clear off ERS state                                          |
| BSF     | T2CON, T2ON; pass the overflow state through to clear the interrupt |
| NOP     | ; 1 cycle extra to clear the interrupt source (may not be needed)   |
| BCF     | T2CON, T2ON; disable TMR to allow TMR2HLT settings changes          |
| MOVWF   | T2HLT ; restore value of TMR2HLT                                    |
| CLRF    | TMR2 ; clear TMR2 to match rollover state before interrupt          |
| BSF     | T2CON, T2ON; re-enable TMR to match pre-interrupt state             |
|         |                                                                     |

# EXAMPLE 1: TIMER2 CONTINUOUS INTERRUPT WORK AROUND

#### Affected Silicon Revisions

| A0 | A1 |  |  |  |
|----|----|--|--|--|
| Х  |    |  |  |  |

#### 1.2 One-Shot mode

In One-Shot mode, if the TMR2, TMR4 or TMR6 is reset through an external Reset signal at the same time the One-Shot mode disables the module through an overflow trigger, the interrupt will be "lost" and not properly triggered.

#### Work around

None.

| A0 | A1 |  |  |  |
|----|----|--|--|--|
| Х  |    |  |  |  |

#### 1.3 Hardware Gate Modes

When the timer is operating in one of the hardware gate modes and the CKSYNC bit is clear, then an external gating event that stops and starts the timer at a timer value equal to or greater than the PR2 register will cause the timer to improperly continue to count beyond the PR2 period value.

# Work around

Always set the CKSYNC bit when operating in the hardware gate modes.

#### Affected Silicon Revisions

| A0 | A1 |  |  |  |
|----|----|--|--|--|
| Х  |    |  |  |  |

#### 1.4 One-Shot modes

For certain settings of PR2/PR4/PR6, CPU clock and Timer2/Timer4/Timer6 clock, the overflow interrupt for the Timer2 module will not trigger. In particular, this issue is most likely with a fast timer clock (TxCS not = to 000), a slow CPU clock, and a low-period value.

#### Work around

Restrict the values of PR2/PR4/PR6 according to the following equation:

# EQUATION 1: TMRx PERIOD REGISTER RESTRICTIONS

PR<sub>x</sub>> (FTMR\_clk/FSYSTEM\_clk)\*4-3

Where PRx is the period register value,  $F_{TMRx\_clk}$  is the frequency of the input clock to the timer, and  $F_{SYSTEM\_clk}$  is the frequency of the CPU clock.

# Affected Silicon Revisions

| A0 | A1 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

# 2. Module: CCP

#### 2.1 PWM mode

The PWM mode of the CCP will not be triggered as it is documented in the Timer2 chapter of the data sheet for Roll-Over modes.

# Work around

The PWM mode of the CCP modules should not be used, except for Timer2 sourced by Fosc/4 in mode '0000'.

#### Affected Silicon Revisions

| A0 | A1 |  |  |  |
|----|----|--|--|--|
| Х  |    |  |  |  |

# 2.2 PWM mode

The PWM mode of the CCP may exhibit extra pulses/longer duty cycle with the Timer2 mode in any of the Edge-Triggered Hardware Limit modes (MODE<3:0> bits of TxCON = 0.011, 0.000 or 0.0101).

Under these settings, the following will occur:

For Timer2 Prescaler set to 1:1:

- If CCPW = 1, 2, or 3, the PWM will output a double pulse. In this case, the effective duty cycle is correct.
- If CCPW = >4, the PWM will output a single pulse, but the effective duty cycle will be DC+4.

For Timer2 prescaler set to 1:2:

- If CCPW = 1, the PWM will output a double pulse. In this case, the duty cycle will be correct.
- If CCPW = 2, the PWM will output a single pulse, but the effective duty cycle will be DC+4.

For Prescaler settings 1:4 or higher, there will only be a single pulse and the effective duty cycle of all CCPW settings will be DC+4.

#### Work around

If the extra duty cycle time or pulses would negatively affect the application, do not use the CCP with Timer2/4/6 configured in the affected modes.

#### Affected Silicon Revisions

| A0 | A1 |  |  |  |
|----|----|--|--|--|
|    | Х  |  |  |  |

#### 2.3. Compare Mode

The CCP Compare Toggle mode (CCP1M<3:0> bits = 0010) works properly as long as the Timer1 Prescaler value is configured to 1:1. When Timer1 prescaler value is configured to any other value, the ECCP Compare output yields unexpected results.

# Work around

Only use the Compare Toggle mode when the Timer1 Prescaler value is set to 1:1.

| A0 | A1 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

# 3. Module: ADC

# 3.1 Auto-Trigger

The TMR2, TMR4 and TMR6 inputs for the automatic trigger of the ADC will exhibit incorrect behavior if the postscaler of the respective timer is anything other than 1:1, or if One-Shot mode is enabled.

## Work around

Use only postscaler 1:1 in Roll-Over modes.

# Affected Silicon Revisions

| A0 | A1 |  |  |  |
|----|----|--|--|--|
| Х  |    |  |  |  |

# 3.2. Positive Voltage Reference

Using the FVR as the positive voltage reference for the ADC can cause an increase in missing codes.

#### Work around

Increase the bit conversion time, known as TAD, to 8  $\mu$ s or higher.

| A0 | A1 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

# 4. Module: CRC

# 4.1 Flash Memory Scan Trigger

The TMR2, TMR4 and TMR6 trigger inputs will exhibit erroneous behavior if the postscaler of the respective timer is anything other than 1:1, or if the One-Shot mode is enabled.

# Work around

Use only postscaler 1:1 in Roll-Over modes.

## Affected Silicon Revisions

| A0 | A1 |  |  |  |
|----|----|--|--|--|
| Х  |    |  |  |  |

#### 5. Module: SMT

#### 5.1 Register Reset Values

SMT SFRs will only return to their documented Reset values upon a BOR or POR. For all other Reset sources, they will retain their previously held values.

#### Work around

After Reset, initialize any SMT SFRs that may have an effect on desired SMT function.

#### Affected Silicon Revisions

| A0 | A1 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

# 6. Module: FVR

# 6.1. ADC Conversion

When using the ADC to sample the output of the FVR, the first conversion result may contain errors. This can occur particularly if both the FVR and ADC modules have been powered down for significant time prior to the conversion.

#### Work around

#### Method 1:

Prior to the conversion, provide 'FVR Stabilization Period' per the graph provided in the Electrical Specification chapter of the data sheet. As shown in this graph, this stabilization time is typically in the range 25 to 30  $\mu$ s. During this stabilization time, the ADC should be enabled and set the sample the VREFL (Vss) node. The following steps should be followed:

- 1. Enable ADC with sample path set to VREFL (Vss);
- 2. Enable FVR with ADFVR bits set to zero;
- Configure FVR gain to the desired level per data sheet instructions;

- Allow time for FVR stabilization. (Poll for FVRRDY = 1);
- 5. Configure ADC sample path to FVR and required ADC acquisition time allowed;
- 6. Initiate the ADC conversion

## Method 2:

Alternately, the FVR and ADC modules can be enabled and a series of ADC conversions of the sampled FVR output performed while both modules remain active. In this case, the first conversion result should be discarded and the subsequent results utilized. It is noted that this approach, in effect, provides for the stabilization time referred to above.

| A0 | A1 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

# **Data Sheet Clarifications**

The following typographic corrections and clarifications are to be noted for the latest version of the device data sheet (DS4001737**C**):

None.

# APPENDIX A: DOCUMENT REVISION HISTORY

# Rev A Document (02/2014)

Initial release of this document.

# Rev B Document (06/2014)

Added Silicon Revision A1; Added 1.4 and 2.2 submodules; Added Module 6: WWDT, Other minor corrections.

Data Sheet Clarifications: Added Module 2.

# Rev C Document (01/2017)

Added Modules 2.3, 3.2; Removed Module 6: WWDT; Added new Module 6: FVR.

Removed Data Sheet Clarifications (revised data sheet).

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELoQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.

# QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949=

#### Trademarks

The Microchip name and logo, the Microchip logo, AnyRate, dsPIC, FlashFlex, flexPWR, Heldo, JukeBlox, KeeLoq, KeeLoq logo, Kleer, LANCheck, LINK MD, MediaLB, MOST, MOST logo, MPLAB, OptoLyzer, PIC, PICSTART, PIC32 logo, RightTouch, SpyNIC, SST, SST Logo, SuperFlash and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

ClockWorks, The Embedded Control Solutions Company, ETHERSYNCH, Hyper Speed Control, HyperLight Load, IntelliMOS, mTouch, Precision Edge, and QUIET-WIRE are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, Any Capacitor, AnyIn, AnyOut, BodyCom, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial Programming, ICSP, Inter-Chip Connectivity, JitterBlocker, KleerNet, KleerNet logo, MiWi, motorBench, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PureSilicon, RightTouch logo, REAL ICE, Ripple Blocker, Serial Quad I/O, SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2014-2017, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

ISBN: 978-1-5224-1296-0



# **Worldwide Sales and Service**

#### AMERICAS

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://www.microchip.com/ support

Web Address: www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

Austin, TX Tel: 512-257-3370

Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

**Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

**Detroit** Novi, MI Tel: 248-848-4000

Houston, TX Tel: 281-894-5983

Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453 Tel: 317-536-2380

Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Tel: 951-273-7800

Raleigh, NC Tel: 919-844-7510

New York, NY Tel: 631-435-6000

**San Jose, CA** Tel: 408-735-9110 Tel: 408-436-4270

**Canada - Toronto** Tel: 905-695-1980 Fax: 905-695-2078

# ASIA/PACIFIC

Asia Pacific Office Suites 3707-14, 37th Floor Tower 6, The Gateway

Harbour City, Kowloon Hong Kong Tel: 852-2943-5100 Fax: 852-2401-3431

Australia - Sydney Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

**China - Beijing** Tel: 86-10-8569-7000 Fax: 86-10-8528-2104

**China - Chengdu** Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

China - Chongqing Tel: 86-23-8980-9588 Fax: 86-23-8980-9500

China - Dongguan Tel: 86-769-8702-9880

China - Guangzhou Tel: 86-20-8755-8029

**China - Hangzhou** Tel: 86-571-8792-8115 Fax: 86-571-8792-8116

China - Hong Kong SAR Tel: 852-2943-5100

**China - Nanjing** Tel: 86-25-8473-2460 Fax: 86-25-8473-2470

Fax: 852-2401-3431

**China - Qingdao** Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

**China - Shanghai** Tel: 86-21-3326-8000 Fax: 86-21-3326-8021

China - Shenyang Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

**China - Shenzhen** Tel: 86-755-8864-2200 Fax: 86-755-8203-1760

**China - Wuhan** Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

**China - Xian** Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

# ASIA/PACIFIC

**China - Xiamen** Tel: 86-592-2388138 Fax: 86-592-2388130

**China - Zhuhai** Tel: 86-756-3210040 Fax: 86-756-3210049

India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4123

**India - New Delhi** Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune Tel: 91-20-3019-1500

Japan - Osaka Tel: 81-6-6152-7160 Fax: 81-6-6152-9310

**Japan - Tokyo** Tel: 81-3-6880- 3770 Fax: 81-3-6880-3771

**Korea - Daegu** Tel: 82-53-744-4301 Fax: 82-53-744-4302

Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

Malaysia - Kuala Lumpur Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

Malaysia - Penang Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069

**Singapore** Tel: 65-6334-8870 Fax: 65-6334-8850

**Taiwan - Hsin Chu** Tel: 886-3-5778-366 Fax: 886-3-5770-955

Taiwan - Kaohsiung Tel: 886-7-213-7830

**Taiwan - Taipei** Tel: 886-2-2508-8600 Fax: 886-2-2508-0102

**Thailand - Bangkok** Tel: 66-2-694-1351 Fax: 66-2-694-1350

# EUROPE

Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393

**Denmark - Copenhagen** Tel: 45-4450-2828 Fax: 45-4485-2829

Finland - Espoo Tel: 358-9-4520-820

France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

France - Saint Cloud Tel: 33-1-30-60-70-00

**Germany - Garching** Tel: 49-8931-9700 **Germany - Haan** Tel: 49-2129-3766400

Germany - Heilbronn Tel: 49-7131-67-3636

Germany - Karlsruhe Tel: 49-721-625370

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

**Germany - Rosenheim** Tel: 49-8031-354-560

Israel - Ra'anana Tel: 972-9-744-7705

Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781

Italy - Padova Tel: 39-049-7625286

**Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340

Norway - Trondheim Tel: 47-7289-7561

Poland - Warsaw Tel: 48-22-3325737

Romania - Bucharest Tel: 40-21-407-87-50

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

Sweden - Gothenberg Tel: 46-31-704-60-40

**Sweden - Stockholm** Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820